Rev. 1.0, 09/01, page 154 of 904
Bus cycle
T
1
T
2
Address bus
ø
T
3
Data bus
,
Data bus
RDNn = 0
RDNn = 1
Figure 6.19 Example of Read Strobe Timing
6.5.6
Extension of Chip Select (
&6
&6
&6
&6
) Assertion Period
Some external I/O devices require a setup time and hold time between address and
&6
signals and
strobe signals such as
5'
,
+:5
, and
/:5
. Settings can be made in the CSACR register to insert
states in which only the
&6
,
$6
, and address signals are asserted before and after a basic bus space
access cycle. Extension of the
&6
assertion period can be set for individual areas. With the
&6
assertion extension period in write access, the data setup and hold times are less stringent since the
write data is output to the data bus.
Figure 6.20 shows an example of the timing when the
&6
assertion period is extended in basic bus
3-state access space.
Содержание H8S/2376 F-ZTAT
Страница 24: ...Rev 1 0 09 01 page xxiv of xliv ...
Страница 38: ...Rev 1 0 09 01 page xxxviii of xliv ...
Страница 44: ...Rev 1 0 09 01 page xliv of xliv ...
Страница 60: ...Rev 1 0 09 01 page 16 of 904 ...
Страница 96: ...Rev 1 0 09 01 page 52 of 904 ...
Страница 116: ...Rev 1 0 09 01 page 72 of 904 ...
Страница 148: ...Rev 1 0 09 01 page 104 of 904 ...
Страница 284: ...Rev 1 0 09 01 page 240 of 904 ...
Страница 422: ...Rev 1 0 09 01 page 378 of 904 ...
Страница 634: ...Rev 1 0 09 01 page 590 of 904 ...
Страница 656: ...Rev 1 0 09 01 page 612 of 904 ...
Страница 668: ...Rev 1 0 09 01 page 624 of 904 ...
Страница 780: ...Rev 1 0 09 01 page 736 of 904 ...
Страница 796: ...Rev 1 0 09 01 page 752 of 904 ...
Страница 806: ...Rev 1 0 09 01 page 762 of 903 ...
Страница 808: ...Rev 1 0 09 01 page 764 of 904 ...
Страница 921: ...Rev 1 0 09 01 page 877 of 904 ø tBRQOD tBRQOD Figure 24 24 External Bus Request Output Timing ...
Страница 938: ...Rev 1 0 09 01 page 894 of 904 ...