Rev. 1.0, 09/01, page xxxi of xliv
Figure 8.42 External Request/Cycle Steal Mode/Block Transfer Mode
(CPU Cycles/Dual Address Mode/Low Level Sensing/BGUP = 1) .......................369
Figure 8.43 External Request/Cycle Steal Mode/Block Transfer Mode
(CPU Cycles/Single Address Mode/Low Level Sensing/BGUP = 1) ......................370
Figure 8.44 External Request/Cycle Steal Mode/Block Transfer Mode
(Contention with Another Channel/Dual Address Mode/Low Level Sensing) .......371
Figure 8.45 Transfer End Interrupt Logic ...................................................................................374
Figure 8.46 Example of Procedure for Restarting Transfer on Channel in which
Transfer End Interrupt Occurred ............................................................................375
Section 9 Data Transfer Controller (DTC)
Figure 9.1 Block Diagram of DTC .............................................................................................380
Figure 9.2 Block Diagram of DTC Activation Source Control...................................................385
Figure 9.3 Correspondence between DTC Vector Address and Register Information ...............386
Figure 9.4 Flowchart of DTC Operation.....................................................................................389
Figure 9.5 Memory Mapping in Normal Mode...........................................................................391
Figure 9.6 Memory Mapping in Repeat Mode............................................................................392
Figure 9.7 Memory Mapping in Block Transfer Mode...............................................................393
Figure 9.8 Operation of Chain Transfer ......................................................................................394
Figure 9.9 DTC Operation Timing (Example in Normal Mode or Repeat Mode)......................395
Figure 9.10 DTC Operation Timing (Example of Block Transfer Mode,
with Block Size of 2) ...............................................................................................395
Figure 9.11 DTC Operation Timing (Example of Chain Transfer).............................................395
Figure 9.12 Chain Transfer when Counter = 0............................................................................400
Section 11 16-Bit Timer Pulse Unit (TPU)
Figure 11.1 Block Diagram of TPU............................................................................................496
Figure 11.2 Example of Counter Operation Setting Procedure...................................................531
Figure 11.3 Free-Running Counter Operation ............................................................................532
Figure 11.4 Periodic Counter Operation .....................................................................................533
Figure 11.5 Example of Setting Procedure for Waveform Output by Compare Match ..............533
Figure 11.6 Example of 0 Output/1 Output Operation................................................................534
Figure 11.7 Example of Toggle Output Operation......................................................................534
Figure 11.8 Example of Setting Procedure for Input Capture Operation ....................................535
Figure 11.9 Example of Input Capture Operation.......................................................................536
Figure 11.10 Example of Synchronous Operation Setting Procedure.........................................537
Figure 11.11 Example of Synchronous Operation ......................................................................538
Figure 11.12 Compare Match Buffer Operation .........................................................................539
Figure 11.13 Input Capture Buffer Operation .............................................................................539
Figure 11.14 Example of Buffer Operation Setting Procedure ...................................................539
Figure 11.15 Example of Buffer Operation (1)...........................................................................540
Figure 11.16 Example of Buffer Operation (2)...........................................................................541
Figure 11.17 Cascaded Operation Setting Procedure..................................................................542
Figure 11.18 Example of Cascaded Operation (1) ......................................................................542
Figure 11.19 Example of Cascaded Operation (2) ......................................................................543
Содержание H8S/2376 F-ZTAT
Страница 24: ...Rev 1 0 09 01 page xxiv of xliv ...
Страница 38: ...Rev 1 0 09 01 page xxxviii of xliv ...
Страница 44: ...Rev 1 0 09 01 page xliv of xliv ...
Страница 60: ...Rev 1 0 09 01 page 16 of 904 ...
Страница 96: ...Rev 1 0 09 01 page 52 of 904 ...
Страница 116: ...Rev 1 0 09 01 page 72 of 904 ...
Страница 148: ...Rev 1 0 09 01 page 104 of 904 ...
Страница 284: ...Rev 1 0 09 01 page 240 of 904 ...
Страница 422: ...Rev 1 0 09 01 page 378 of 904 ...
Страница 634: ...Rev 1 0 09 01 page 590 of 904 ...
Страница 656: ...Rev 1 0 09 01 page 612 of 904 ...
Страница 668: ...Rev 1 0 09 01 page 624 of 904 ...
Страница 780: ...Rev 1 0 09 01 page 736 of 904 ...
Страница 796: ...Rev 1 0 09 01 page 752 of 904 ...
Страница 806: ...Rev 1 0 09 01 page 762 of 903 ...
Страница 808: ...Rev 1 0 09 01 page 764 of 904 ...
Страница 921: ...Rev 1 0 09 01 page 877 of 904 ø tBRQOD tBRQOD Figure 24 24 External Bus Request Output Timing ...
Страница 938: ...Rev 1 0 09 01 page 894 of 904 ...