Rev. 1.0, 09/01, page xxxix of xliv
Tables of Contents
Section 1 Overview
Table 1.1
Pin Arrangement in Each Operating Mode ...................................................................4
Table 1.2
Pin Functions...............................................................................................................10
Section 2 CPU
Table 2.1
Instruction Classifcation..............................................................................................33
Table 2.2
Operation Notation......................................................................................................34
Table 2.3
Data Transfer Instructions...........................................................................................35
Table 2.4
Arithmetic Operations Instructions (1) .......................................................................36
Table 2.4
Arithmetic Operations Instructions (2) .......................................................................37
Table 2.5
Logic Operations Instructions .....................................................................................38
Table 2.6
Shift Instructions .........................................................................................................38
Table 2.7
Bit Manipulation Instructions (1)................................................................................39
Table 2.7
Bit Manipulation Instructions (2)................................................................................40
Table 2.8
Branch Instructions .....................................................................................................41
Table 2.9
System Control Instructions ........................................................................................42
Table 2.10
Block Data Transfer Instructions ............................................................................43
Table 2.11
Addressing Modes...................................................................................................44
Table 2.12
Absolute Address Access Ranges ...........................................................................46
Table 2.13
Effective Address Calculation (1) ...........................................................................48
Table 2.13
Effective Address Calculation (2) ...........................................................................49
Section 3 MCU Operating Modes
Table 3.1
MCU Operating Mode Selection.................................................................................53
Table 3.2
Pin Functions in Each Operating Mode ......................................................................58
Section 4 Exception Handling
Table 4.1
Exception Types and Priority......................................................................................63
Table 4.2
Exception Handling Vector Table...............................................................................64
Table 4.3
Status of CCR and EXR after Trace Exception Handling...........................................68
Table 4.4
Status of CCR and EXR after Trap Instruction Exception Handling ..........................69
Section 5 Interrupt Controller
Table 5.1
Pin Configuration ........................................................................................................75
Table 5.2
Interrupt Sources, Vector Addresses, and Interrupt Priorities.....................................91
Table 5.3
Interrupt Control Modes..............................................................................................95
Table 5.4
Interrupt Response Times .........................................................................................100
Table 5.5
Number of States in Interrupt Handling Routine Execution Statuses .......................101
Section 6 Bus Controller (BSC)
Table 6.1
Pin Configuration ......................................................................................................107
Table 6.2
Bus Specifications for Each Area (Basic Bus Interface)...........................................138
Table 6.3
Data Buses Used and Valid Strobes ..........................................................................143
Table 6.4
Relation between Settings of Bits RMTS2 to RMTS0 and DRAM Space................156
Table 6.5
Relation between Settings of Bits MXC2 to MXC0 and Address Multiplexing.......157
Содержание H8S/2376 F-ZTAT
Страница 24: ...Rev 1 0 09 01 page xxiv of xliv ...
Страница 38: ...Rev 1 0 09 01 page xxxviii of xliv ...
Страница 44: ...Rev 1 0 09 01 page xliv of xliv ...
Страница 60: ...Rev 1 0 09 01 page 16 of 904 ...
Страница 96: ...Rev 1 0 09 01 page 52 of 904 ...
Страница 116: ...Rev 1 0 09 01 page 72 of 904 ...
Страница 148: ...Rev 1 0 09 01 page 104 of 904 ...
Страница 284: ...Rev 1 0 09 01 page 240 of 904 ...
Страница 422: ...Rev 1 0 09 01 page 378 of 904 ...
Страница 634: ...Rev 1 0 09 01 page 590 of 904 ...
Страница 656: ...Rev 1 0 09 01 page 612 of 904 ...
Страница 668: ...Rev 1 0 09 01 page 624 of 904 ...
Страница 780: ...Rev 1 0 09 01 page 736 of 904 ...
Страница 796: ...Rev 1 0 09 01 page 752 of 904 ...
Страница 806: ...Rev 1 0 09 01 page 762 of 903 ...
Страница 808: ...Rev 1 0 09 01 page 764 of 904 ...
Страница 921: ...Rev 1 0 09 01 page 877 of 904 ø tBRQOD tBRQOD Figure 24 24 External Bus Request Output Timing ...
Страница 938: ...Rev 1 0 09 01 page 894 of 904 ...