Rev. 1.0, 09/01, page 627 of 904
RxD
TxD
SCK
Clock
External clock
φ
φ
/4
φ
/16
φ
/64
TEI
TXI
RXI
ERI
SCMR
SSR
SCR
SMR
SEMR
Transmission/
reception control
Baud rate
generator
BRR
Module data bus
RDR
TSR
RSR
Parity generation
Parity check
TDR
Bus interface
Internal
data bus
Average transfer
rate generator
(SCI_2)
10.667 MHz operation
• 115.152 kbps
• 460.606 kbps
16 MHz operation
• 115.196 kbps
• 460.784 kbps
• 720 kbps
32 MHz operation
• 720 kbps
Legend
RSR
: Receive shift register
RDR
: Receive data register
TSR
: Transmit shift register
TDR
: Transmit data register
SMR
: Serial mode register
SCR
: Serial control register
SSR
: Serial status register
SCMR
: Smart card mode register
BRR
: Bit rate register
SEMR
: Serial extension mode register (only in SCI_2)
Figure 15.1 Block Diagram of SCI
Содержание H8S/2376 F-ZTAT
Страница 24: ...Rev 1 0 09 01 page xxiv of xliv ...
Страница 38: ...Rev 1 0 09 01 page xxxviii of xliv ...
Страница 44: ...Rev 1 0 09 01 page xliv of xliv ...
Страница 60: ...Rev 1 0 09 01 page 16 of 904 ...
Страница 96: ...Rev 1 0 09 01 page 52 of 904 ...
Страница 116: ...Rev 1 0 09 01 page 72 of 904 ...
Страница 148: ...Rev 1 0 09 01 page 104 of 904 ...
Страница 284: ...Rev 1 0 09 01 page 240 of 904 ...
Страница 422: ...Rev 1 0 09 01 page 378 of 904 ...
Страница 634: ...Rev 1 0 09 01 page 590 of 904 ...
Страница 656: ...Rev 1 0 09 01 page 612 of 904 ...
Страница 668: ...Rev 1 0 09 01 page 624 of 904 ...
Страница 780: ...Rev 1 0 09 01 page 736 of 904 ...
Страница 796: ...Rev 1 0 09 01 page 752 of 904 ...
Страница 806: ...Rev 1 0 09 01 page 762 of 903 ...
Страница 808: ...Rev 1 0 09 01 page 764 of 904 ...
Страница 921: ...Rev 1 0 09 01 page 877 of 904 ø tBRQOD tBRQOD Figure 24 24 External Bus Request Output Timing ...
Страница 938: ...Rev 1 0 09 01 page 894 of 904 ...