Rev. 1.0, 09/01, page xxii of xliv
20.9
Program/Erase Protection..................................................................................................788
20.9.1 Hardware Protection ............................................................................................ 788
20.9.2 Software Protection.............................................................................................. 788
20.9.3 Error Protection....................................................................................................788
20.10 Programmer Mode ............................................................................................................789
20.11 Power-Down States for Flash Memory .............................................................................789
20.12 Usage Notes ......................................................................................................................789
Section 21 Clock Pulse Generator ..................................................................... 793
21.1
Register Description..........................................................................................................793
21.1.1 System Clock Control Register (SCKCR) ........................................................... 793
21.1.2 PLL Control Register (PLLCR) ...........................................................................795
21.2
Oscillator........................................................................................................................... 795
21.2.1 Connecting a Crystal Oscillator ...........................................................................796
21.2.2 External Clock Input ............................................................................................ 797
21.3
PLL Circuit .......................................................................................................................798
21.4
Frequency Divider.............................................................................................................799
21.5
Usage Notes ......................................................................................................................799
21.5.1 Notes on Clock Pulse Generator ..........................................................................799
21.5.2 Notes on Oscillator............................................................................................... 799
21.5.3 Notes on Board Design ........................................................................................ 800
Section 22 Power-Down Modes ........................................................................ 801
22.1
Register Descriptions ........................................................................................................804
22.1.1 Standby Control Register (SBYCR) ....................................................................804
22.1.2 Module Stop Control Registers H and L (MSTPCRH, MSTPCRL)....................806
22.1.3 Extension Module Stop Control Registers H and L (EXMSTPCRH, EXMSTPCRL)
807
22.2
Operation........................................................................................................................... 808
22.2.1 Clock Division Mode ........................................................................................... 808
22.2.2 Sleep Mode ..........................................................................................................808
22.2.3 Software Standby Mode.......................................................................................809
22.2.4 Hardware Standby Mode .....................................................................................811
22.2.5 Module Stop Mode .............................................................................................. 812
22.2.6 All-Module-Clocks-Stop Mode ...........................................................................813
22.3
ø Clock Output Control .....................................................................................................813
22.4
Usage Notes ......................................................................................................................814
22.4.1 I/O Port Status......................................................................................................814
22.4.2 Current Dissipation during Oscillation Stabilization Standby Period ..................814
22.4.3 EXDMAC/DMAC/DTC Module Stop.................................................................814
22.4.4 On-Chip Peripheral Module Interrupts ................................................................ 814
22.4.5 Writing to MSTPCR, EXMSTPCR .....................................................................814
Содержание H8S/2376 F-ZTAT
Страница 24: ...Rev 1 0 09 01 page xxiv of xliv ...
Страница 38: ...Rev 1 0 09 01 page xxxviii of xliv ...
Страница 44: ...Rev 1 0 09 01 page xliv of xliv ...
Страница 60: ...Rev 1 0 09 01 page 16 of 904 ...
Страница 96: ...Rev 1 0 09 01 page 52 of 904 ...
Страница 116: ...Rev 1 0 09 01 page 72 of 904 ...
Страница 148: ...Rev 1 0 09 01 page 104 of 904 ...
Страница 284: ...Rev 1 0 09 01 page 240 of 904 ...
Страница 422: ...Rev 1 0 09 01 page 378 of 904 ...
Страница 634: ...Rev 1 0 09 01 page 590 of 904 ...
Страница 656: ...Rev 1 0 09 01 page 612 of 904 ...
Страница 668: ...Rev 1 0 09 01 page 624 of 904 ...
Страница 780: ...Rev 1 0 09 01 page 736 of 904 ...
Страница 796: ...Rev 1 0 09 01 page 752 of 904 ...
Страница 806: ...Rev 1 0 09 01 page 762 of 903 ...
Страница 808: ...Rev 1 0 09 01 page 764 of 904 ...
Страница 921: ...Rev 1 0 09 01 page 877 of 904 ø tBRQOD tBRQOD Figure 24 24 External Bus Request Output Timing ...
Страница 938: ...Rev 1 0 09 01 page 894 of 904 ...