e200z3 Power Architecture Core Reference Manual, Rev. 2
Freescale Semiconductor
Index-1
Index
A
Accumulator
signal processing engine (SPE) APU, 2-18
Acronyms and abbreviated terms, list, 1-xxx
Address translation
see Memory management unit (MMU)
Alignment
see also Interrupt handling
Auxiliary processing units (APUs)
APU unavailable interrupt, 4-18
debug APU, 9-2
embedded single-precision floating-point (SPFP) APUs,
signal processing engine (SPE) APU, 4-25
B
Block diagram, 1-2
Book E architecture
interrupt and exception model
Branch prediction
Branch registers
condition register (CR), 2-11–2-14
count register (CTR), 2-14
link register (LR), 2-14
Branch target buffer (BTB)
branch unit control and status register (BUCSR), 2-51
Branch trace messaging (BTM), see Nexus3 module
Breakpoints, see Instruction address compare registers
(IAC1–IAC4)
BUCSR (branch unit control and status register), 2-51
C
Cache
cache control
configuration register (L1CFG0), 2-51
debug (hardware)
Carry bit (for integer operations), 2-10
Completion queue (CQ), Glossary-3
Context switching
Conventions
notational, 1-xxix
terminology, 1-xxx
Core complex interface
internal signal definitions, 7-4
CPUCSR (CPU status and control scan chain reg.), 9-24
CR (condition register), 2-11–2-14
Critical input interrupt (cint), 4-10
see also Interrupt handling
CSC (client select control register), 10-10
CSRR0 (critical save/restore register 0), 2-19, 4-1
CSRR1 (critical save/restore register 1), 2-20, 4-1
CTL (control state register), 9-25
CTR (count register), 2-14
CTXCR (context control register), 2-60
D
d, 1-xxix
DAC1–DAC4 (data address compare registers), 2-34
Data organization in memory and data transfers, 3-1
Data TLB error interrupt, 4-21
see also Interrupt handling
Data trace messaging (DTM), see Nexus3 module
DBCNT (debug counter register), 2-34
DBCR0–DBCR3 (debug control and status registers),
DBSR (debug status register), 2-46–2-47
DC1, DC2 (development control registers), 10-12
DEAR (data exception address register), 2-20, 5-14
Debug facilities
cache operation during debug, 9-32
debug APU, 3-6
exceptions, 4-22
see also Exceptions
see also Interrupt handling
MMU implications, 5-15
Nexus3 module, see Nexus3 module
OnCE controller, 9-9–9-31
Содержание e200z3
Страница 1: ...e200z3 Power Architecture Core Reference Manual Supports e200z3 e200z335 e200z3coreRM Rev 2 06 2008 ...
Страница 32: ...e200z3 Power Architecture Core Reference Manual Rev 2 xii Freescale Semiconductor ...
Страница 50: ...Register Model e200z3 Power Architecture Core Reference Manual Rev 2 2 2 Freescale Semiconductor ...
Страница 238: ...Memory Management Unit e200z3 Power Architecture Core Reference Manual Rev 2 5 16 Freescale Semiconductor ...
Страница 332: ...Power Management e200z3 Power Architecture Core Reference Manual Rev 2 8 4 Freescale Semiconductor ...
Страница 424: ...Revision History e200z3 Power Architecture Core Reference Manual Rev 2 A 2 Freescale Semiconductor ...