Nexus3/ Module
e200z3 Power Architecture Core Reference Manual, Rev. 2
10-12
Freescale Semiconductor
NOTE
The CSC and PCR registers exist in a separate module at the SoC level in a
multiple Nexus environment. If the e200z3 Nexus3/ module is the
only Nexus module, these registers are not implemented and the e200z3
Nexus3/-defined development control register 1 (DC1) is used to
control Nexus port functionality.
31
30
29
28
26
25
0
Field OPC —
MCK_EN
MCK_DIV —
Reset
All zeros
R/W
Read/Write
Number
PCR_INDEX
Figure 10-4. Port Configuration Register
Table 10-9. PCR Field Descriptions
Bits
Name
Description
31
OPC
Output port mode control
0 Reduced port mode configuration (minimum number of
nex_mdo[n:0] pins defined by
SOC)
1 Full port mode configuration (maximum number of
nex_mdo[n:0] pins defined by SOC)
30
—
Reserved
29
MCK_EN
MCKO clock enable. See note below.
0
nex_mcko is disabled
1
nex_mcko is enabled
28–26
MCK_DIV
MCKO clock divide ratio
000
nex_mcko is 1x processor clock freq.
001
nex_mcko is 1/2x processor clock freq.
010
Reserved (default to 1/2x processor clock freq.)
011
nex_mcko is 1/4x processor clock freq.
100–110Reserved (default to 1/2x processor clock freq.)
111
nex_mcko is 1/8x processor clock freq.
25–0
—
Reserved
Содержание e200z3
Страница 1: ...e200z3 Power Architecture Core Reference Manual Supports e200z3 e200z335 e200z3coreRM Rev 2 06 2008 ...
Страница 32: ...e200z3 Power Architecture Core Reference Manual Rev 2 xii Freescale Semiconductor ...
Страница 50: ...Register Model e200z3 Power Architecture Core Reference Manual Rev 2 2 2 Freescale Semiconductor ...
Страница 238: ...Memory Management Unit e200z3 Power Architecture Core Reference Manual Rev 2 5 16 Freescale Semiconductor ...
Страница 332: ...Power Management e200z3 Power Architecture Core Reference Manual Rev 2 8 4 Freescale Semiconductor ...
Страница 424: ...Revision History e200z3 Power Architecture Core Reference Manual Rev 2 A 2 Freescale Semiconductor ...