Instruction Pipeline and Execution Timing
e200z3 Power Architecture Core Reference Manual, Rev. 2
6-22
Freescale Semiconductor
point in the FPU pipeline an exception can be guaranteed to not occur. Invalid input operands are detected
in the first stage of the pipeline, while underflow, overflow, and inexactness are determined later in the
pipeline. Best overall performance occurs when either floating-point exceptions are disabled, or when load
and store class instructions are scheduled such that previous floating-point instructions have already
resolved the possibility of exceptional results.
6.7.1.1
SPE Integer Simple Instructions Timing
Instruction timing for SPE integer simple instructions is shown in
. The table is sorted by opcode.
These instructions are issued as a pair of operations.
Table 6-4. Timing for Integer Simple Instructions
Instruction
Latency
Throughput
Comments
brinc
1
1
evabs
1
1
evaddiw
1
1
evaddw
1
1
evand
1
1
evandc
1
1
evcmpeq
1
1
evcmpgts
1
1
evcmpgtu
1
1
evcmplts
1
1
evcmpltu
1
1
evcntlsw
1
1
evcntlzw
1
1
eveqv
1
1
evextsb
1
1
evextsh
1
1
evmergehi
1
1
evmergehilo
1
1
evmergelo
1
1
evmergelohi
1
1
evnand
1
1
evneg
1
1
evnor
1
1
evor
1
1
evorc
1
1
evrlw
1
1
Содержание e200z3
Страница 1: ...e200z3 Power Architecture Core Reference Manual Supports e200z3 e200z335 e200z3coreRM Rev 2 06 2008 ...
Страница 32: ...e200z3 Power Architecture Core Reference Manual Rev 2 xii Freescale Semiconductor ...
Страница 50: ...Register Model e200z3 Power Architecture Core Reference Manual Rev 2 2 2 Freescale Semiconductor ...
Страница 238: ...Memory Management Unit e200z3 Power Architecture Core Reference Manual Rev 2 5 16 Freescale Semiconductor ...
Страница 332: ...Power Management e200z3 Power Architecture Core Reference Manual Rev 2 8 4 Freescale Semiconductor ...
Страница 424: ...Revision History e200z3 Power Architecture Core Reference Manual Rev 2 A 2 Freescale Semiconductor ...