External Core Complex Interfaces
e200z3 Power Architecture Core Reference Manual, Rev. 2
7-26
Freescale Semiconductor
j_tdo
O
JTAG/OnCE serial output. Serial data is read from the OnCE block through
j_tdo.
State
Meaning
Data is shifted out the OnCE serial port lsb first.
Timing
When data is clocked out of the OnCE serial port,
j_tdo changes on the rising edge of
j_tclk. The j_tdo output is always driven. An external system-level TDO pin may be
three-statable and should be actively driven in the shift-IR and shift-DR controller states.
j_tdo_en indicates when an external TDO pin should be enabled, and is asserted during
the shift-IR and shift-DR controller states. In addition, for IEEE1149 compliance, the
system-level pin should change state on the falling edge of TCLK.
j_tms
I
JTAG/OnCE test mode select. Used to cycle through states in the OnCE debug controller. Toggling
j_tms while clocking with j_tclk controls transitions through the TAP state controller.
j_trst_b
I
JTAG/OnCE test reset. Resets the OnCE controller externally by placing it in the test-logic-reset state.
The following information details additional signals that can support external JTAG data registers using
the core TAP controller.
Signal Name
Type
Description
j_tst_log_rst
O
Indicates the TAP controller is in the test-logic-reset state
j_rti
O
JTAG controller run-test/idle state
j_capture_ir
O
Indicates the TAP controller is in the capture IR state
j_shift_ir
O
Indicates the TAP controller is in shift IR state
j_update_ir
O
Indicates the TAP controller is in update IR state
j_capture_dr
O
Indicates the TAP controller is in the capture DR state
j_shift_dr
O
Indicates the TAP controller is in shift DR state
j_update_gp_reg
O
Updates JTAG controller general-purpose data register
j_gp_regsel[0:11]
O
General-purpose external JTAG register select
j_en_once_regsel
O
External enable OnCE register select
j_key_in
I
Serial data from external key logic
j_nexus_regsel
O
External Nexus register select
j_lsrl_regsel
O
External LSRL register select
j_serial_data
I
Serial data from external JTAG register(s)
j_tst_log_rst
O
Test-logic-reset. Indicates whether the TAP controller is in test-logic-reset state.
State
Meaning
Asserted—The TAP controller is in test-logic-reset state.
Negated—The TAP controller is not in test-logic-reset state.
j_rti
O
Run-test/idle. Indicates whether the TAP controller is in the run-test/idle state.
State
Meaning
Asserted—The TAP controller is in run-test/idle state.
Negated—The TAP controller is not in run-test/idle state.
j_capture_ir
O
Capture IR. Indicates whether the TAP controller is in the Capture_IR state.
State
Meaning
Asserted—The TAP controller is in Capture_IR state.
Negated—The TAP controller is not in Capture_IR state.
j_shift_ir
O
Shift IR. Indicates whether the TAP controller is in the Shift_IR state.
State
Meaning
Asserted—The TAP controller is in Shift_IR state.
Negated—The TAP controller is not in Shift_IR state.
j_update_ir
O
Update IR. Indicates the TAP controller is in the Update_IR state.
State
Meaning
Asserted—The TAP controller is in Update_IR state.
Negated—The TAP controller is not in Update_IR state.
Table 7-22. Descriptions of JTAG Interface Signals (continued)
Signal
I/O
Signal Description
Содержание e200z3
Страница 1: ...e200z3 Power Architecture Core Reference Manual Supports e200z3 e200z335 e200z3coreRM Rev 2 06 2008 ...
Страница 32: ...e200z3 Power Architecture Core Reference Manual Rev 2 xii Freescale Semiconductor ...
Страница 50: ...Register Model e200z3 Power Architecture Core Reference Manual Rev 2 2 2 Freescale Semiconductor ...
Страница 238: ...Memory Management Unit e200z3 Power Architecture Core Reference Manual Rev 2 5 16 Freescale Semiconductor ...
Страница 332: ...Power Management e200z3 Power Architecture Core Reference Manual Rev 2 8 4 Freescale Semiconductor ...
Страница 424: ...Revision History e200z3 Power Architecture Core Reference Manual Rev 2 A 2 Freescale Semiconductor ...