Register Model
e200z3 Power Architecture Core Reference Manual, Rev. 2
Freescale Semiconductor
2-7
— Branch unit control and status register (BUCSR). Controls operation of the branch target buffer
(BTB).
— Cache registers. This e200z3-specific register may not be supported by other PowerPC
processors.
– L1 cache configuration register (L1CFG0). A read-only register that allows software to
query the configuration of the L1 cache. This register returns all zeros for e200z3 core.
— Memory management unit (MMU) registers:
– MMU configuration register (MMUCFG). A read-only register that allows software to
query the configuration of the MMU.
– MMU assist (MAS0–MAS4, MAS6) registers. The interface to the e200z3 core from the
MMU.
– MMU control and status register (MMUCSR0). Controls MMU invalidation.
– TLB configuration registers (TLB0CFG and TLB1CFG). Read-only registers that allow
software to query the configuration of the TLBs.
— System version register (SVR). A read-only register that identifies the version (model) and
revision level of the system that includes an e200z3 processor.
NOTE
Although other processors may implement similar or identical registers, it is
not guaranteed that the implementation of e200z3-core-specific registers is
consistent among PowerPC processors.
All e200z3 SPR definitions comply with the Freescale Book E definitions.
2.3
e200z3-Specific Device Control Registers
In addition to the SPRs, implementations may also implement one or more device control registers
(DCRs). The e200z3 core implements a set of device control registers to perform a parallel signature in
the parallel signature unit (PSU). These registers may not be supported by other PowerPC processors. For
details, see
Section 2.19, “Parallel Signature Unit Registers.”
2.4
Processor Control Registers
This section discusses machine state, processor ID, processor version, and system version registers.
2.4.1
Machine State Register (MSR)
The MSR, shown in
, defines the state of the processor.
Chapter 4, “Interrupts and Exceptions,”
describes how the MSR is affected by interrupts.
Содержание e200z3
Страница 1: ...e200z3 Power Architecture Core Reference Manual Supports e200z3 e200z335 e200z3coreRM Rev 2 06 2008 ...
Страница 32: ...e200z3 Power Architecture Core Reference Manual Rev 2 xii Freescale Semiconductor ...
Страница 50: ...Register Model e200z3 Power Architecture Core Reference Manual Rev 2 2 2 Freescale Semiconductor ...
Страница 238: ...Memory Management Unit e200z3 Power Architecture Core Reference Manual Rev 2 5 16 Freescale Semiconductor ...
Страница 332: ...Power Management e200z3 Power Architecture Core Reference Manual Rev 2 8 4 Freescale Semiconductor ...
Страница 424: ...Revision History e200z3 Power Architecture Core Reference Manual Rev 2 A 2 Freescale Semiconductor ...