Register Model
e200z3 Power Architecture Core Reference Manual, Rev. 2
Freescale Semiconductor
2-77
The parallel signature unit consists of seven registers as described in this section. Access to these registers
is privileged. No user-mode access is allowed.
NOTE
Proper access of the PSU registers requires an mfdcr that reads a PSU
register to be proceeded by either mbar or msync. To ensure that the effects
of an mtdcr to one of the PSU registers takes effect, the mtdcr is followed
by a context synchronizing instruction (sc, isync, rfi, rfci, rfdi).
2.19.1
Parallel Signature Control Register (PSCR)
PSCR, shown in
, controls operation of the parallel signature unit.
Figure 2-55. Parallel Signature Control Register (PSCR)
32
57
58
59 60
61
62
63
Field
—
CNTEN
—
RDEN
WREN
INIT
Reset
All zeros
R/W
R/W
DCR
DCR 272
+
d q
+
d q
+
d q
+
d q
+
d q
+
d q
+
d q
...
...
D31 (D63) D30 (D62)
D29 (D61) D28 (D60)
D1 (D33)
D0 (D32)
D21 (D53)
+
d q
D20 (D52)
+
d q
D22 (D54)
Data Bus (p_d_hrdata, p_d_hwdata)
PSHR, (PSLR)
Содержание e200z3
Страница 1: ...e200z3 Power Architecture Core Reference Manual Supports e200z3 e200z335 e200z3coreRM Rev 2 06 2008 ...
Страница 32: ...e200z3 Power Architecture Core Reference Manual Rev 2 xii Freescale Semiconductor ...
Страница 50: ...Register Model e200z3 Power Architecture Core Reference Manual Rev 2 2 2 Freescale Semiconductor ...
Страница 238: ...Memory Management Unit e200z3 Power Architecture Core Reference Manual Rev 2 5 16 Freescale Semiconductor ...
Страница 332: ...Power Management e200z3 Power Architecture Core Reference Manual Rev 2 8 4 Freescale Semiconductor ...
Страница 424: ...Revision History e200z3 Power Architecture Core Reference Manual Rev 2 A 2 Freescale Semiconductor ...