
Instruction Model
e200z3 Power Architecture Core Reference Manual, Rev. 2
3-20
Freescale Semiconductor
XL
010011
01001 00001 /
creqv
Condition Register Equivalent
XL
010011
00111 00001 /
crnand
Condition Register NAND
XL
010011
00001 00001 /
crnor
Condition Register NOR
XL
010011
01110 00001 /
cror
Condition Register OR
XL
010011
01101 00001 /
crorc
Condition Register OR with Complement
XL
010011
00110 00001 /
crxor
Condition Register XOR
X
011111
10111 10110 /
dcba
Data Cache Block Allocate
X
011111
00010 10110 /
dcbf
Data Cache Block Flush
X
011111
01110 10110 /
dcbi
Data Cache Block Invalidate
X
011111
00001 10110 /
dcbst
Data Cache Block Store
X
011111
01000 10110 /
dcbt
Data Cache Block Touch
X
011111
00111 10110 /
dcbtst
Data Cache Block Touch for Store
X
011111
11111 10110 /
dcbz
Data Cache Block set to Zero
X
011111
01111 01011 0
divw
Divide Word
X
011111
01111 01011 1
divw.
Divide Word and record CR
X
011111
11111 01011 0
divwo
Divide Word and record OV
X
011111
11111 01011 1
divwo.
Divide Word and record OV and CR
X
011111
01110 01011 0
divwu
Divide Word Unsigned
X
011111
01110 01011 1
divwu.
Divide Word Unsigned and record CR
X
011111
11110 01011 0
divwuo
Divide Word Unsigned and record OV
X
011111
11110 01011 1
divwuo.
Divide Word Unsigned and record OV and CR
X
011111
01000 11100 0
eqv
Equivalent
X
011111
01000 11100 1
eqv.
Equivalent and record CR
X
011111
11101 11010 0
extsb
Extend Sign Byte
X
011111
11101 11010 1
extsb.
Extend Sign Byte and record CR
X
011111
11100 11010 0
extsh
Extend Sign Half Word
X
011111
11100 11010 1
extsh.
Extend Sign Half Word and record CR
X
111111
01000 01000 0
fabs
1
Floating Absolute Value
Table 3-11. Instructions Sorted by Mnemonic (continued)
Format
Opcode
Mnemonic
Instruction
Primary
(Inst
0:5
)
Extended
(Inst
21:31
)
Legend:
-
Don’t care, usually part of an operand field
/
Reserved bit, invalid instruction form if encoded as 1
?
Allocated for implementation-dependent use.
Содержание e200z3
Страница 1: ...e200z3 Power Architecture Core Reference Manual Supports e200z3 e200z335 e200z3coreRM Rev 2 06 2008 ...
Страница 32: ...e200z3 Power Architecture Core Reference Manual Rev 2 xii Freescale Semiconductor ...
Страница 50: ...Register Model e200z3 Power Architecture Core Reference Manual Rev 2 2 2 Freescale Semiconductor ...
Страница 238: ...Memory Management Unit e200z3 Power Architecture Core Reference Manual Rev 2 5 16 Freescale Semiconductor ...
Страница 332: ...Power Management e200z3 Power Architecture Core Reference Manual Rev 2 8 4 Freescale Semiconductor ...
Страница 424: ...Revision History e200z3 Power Architecture Core Reference Manual Rev 2 A 2 Freescale Semiconductor ...