
Instruction Pipeline and Execution Timing
e200z3 Power Architecture Core Reference Manual, Rev. 2
Freescale Semiconductor
6-15
shows timing for interrupt recognition and exception processing overhead. This example
shows best-case response timing when an interrupt is received and processed during execution of a load
or store instruction. The fetch for the handler is delayed until completion of the load or store, regardless of
the number of wait-states.
Figure 6-18. Interrupt Recognition and Handler Instruction Execution—Load/Store in Progress
Time Slot
DEC/EA
wait
wait
Mem
Load/Store
Instructions
IFETCH
Abort
--
DEC
--
p_extint_b
Final Sample Point
p_iack
IFETCH
EXE
WB
DEC
First Instruction of Handler
1
2
3
4
5
6
7
8
9
10
IFETCH
Stall
Stall
DEC/
Stall
ec_excp_detected*
oldpc_->srr0*
oldmsr_->srr1*
update_esr*
update_msr*
* Internal Operations
11
WB
Abort
Содержание e200z3
Страница 1: ...e200z3 Power Architecture Core Reference Manual Supports e200z3 e200z335 e200z3coreRM Rev 2 06 2008 ...
Страница 32: ...e200z3 Power Architecture Core Reference Manual Rev 2 xii Freescale Semiconductor ...
Страница 50: ...Register Model e200z3 Power Architecture Core Reference Manual Rev 2 2 2 Freescale Semiconductor ...
Страница 238: ...Memory Management Unit e200z3 Power Architecture Core Reference Manual Rev 2 5 16 Freescale Semiconductor ...
Страница 332: ...Power Management e200z3 Power Architecture Core Reference Manual Rev 2 8 4 Freescale Semiconductor ...
Страница 424: ...Revision History e200z3 Power Architecture Core Reference Manual Rev 2 A 2 Freescale Semiconductor ...