Instruction Model
e200z3 Power Architecture Core Reference Manual, Rev. 2
3-14
Freescale Semiconductor
Vector Round Word
evrndw r
D
,r
A
Vector Select
evsel r
D
,r
A
,r
B
,cr
S
Vector Shift Left Word
evslw
r
D
,r
A
,r
B
Vector Shift Left Word Immediate
evslwi
r
D
,r
A
,
UIMM
Vector Shift Right Word Immediate Signed
evsrwis r
D
,r
A
,
UIMM
Vector Shift Right Word Immediate Unsigned
evsrwiu r
D
,r
A
,
UIMM
Vector Shift Right Word Signed
evsrws r
D
,r
A
,r
B
Vector Shift Right Word Unsigned
evsrwu r
D
,r
A
,r
B
Vector Splat Fractional Immediate
evsplatfi r
D
,
SIMM
Vector Splat Immediate
evsplati r
D
,
SIMM
Vector Store Double of Double
evstdd
r
S
,d(r
A
)
Vector Store Double of Double Indexed
evstddx
r
S
,r
A
,r
B
Vector Store Double of Four Half Words
evstdh
r
S
,d(r
A
)
Vector Store Double of Four Half Words Indexed
evstdhx
r
S
,r
A
,r
B
Vector Store Double of Two Words
evstdw
r
S
,d(r
A
)
Vector Store Double of Two Words Indexed
evstdwx
r
S
,r
A
,r
B
Vector Store Word of Two Half Words from Even
evstwhe
r
S
,d(r
A
)
Vector Store Word of Two Half Words from Even Indexed
evstwhex
r
S
,r
A
,r
B
Vector Store Word of Two Half Words from Odd
evstwho
r
S
,d(r
A
)
Vector Store Word of Two Half Words from Odd Indexed
evstwhox
r
S
,r
A
,r
B
Vector Store Word of Word from Even
evstwwe
r
S
,d(r
A
)
Vector Store Word of Word from Even Indexed
evstwwex
r
S
,r
A
,r
B
Vector Store Word of Word from Odd
evstwwo
r
S
,d(r
A
)
Vector Store Word of Word from Odd Indexed
evstwwox r
S
,r
A
,r
B
Vector Subtract from Word
evsubfw r
D
,r
A
,r
B
Vector Subtract Immediate from Word
evsubifw r
D
,
UIMM
,r
B
Vector Subtract Signed, Modulo, Integer to Accumulator Word
evsubfsmiaaw
r
D
,r
A
Vector Subtract Signed, Saturate, Integer to Accumulator Word
evsubfssiaaw
r
D
,r
A
Vector Subtract Unsigned, Modulo, Integer to Accumulator Word
evsubfumiaaw
r
D
,r
A
Vector Subtract Unsigned, Saturate, Integer to Accumulator Word
evsubfusiaaw
r
D
,r
A
Vector XOR
evxor
r
D
,r
A
,r
B
1
An implementation can restrict the number of bits specified in a mask. The e200z3 limits it to 16 bits, which allows the
user to perform bit-reversed address computations for 65536-byte samples.
Table 3-7. SPE APU Vector Instructions (continued)
Instruction
Mnemonic
Syntax
Содержание e200z3
Страница 1: ...e200z3 Power Architecture Core Reference Manual Supports e200z3 e200z335 e200z3coreRM Rev 2 06 2008 ...
Страница 32: ...e200z3 Power Architecture Core Reference Manual Rev 2 xii Freescale Semiconductor ...
Страница 50: ...Register Model e200z3 Power Architecture Core Reference Manual Rev 2 2 2 Freescale Semiconductor ...
Страница 238: ...Memory Management Unit e200z3 Power Architecture Core Reference Manual Rev 2 5 16 Freescale Semiconductor ...
Страница 332: ...Power Management e200z3 Power Architecture Core Reference Manual Rev 2 8 4 Freescale Semiconductor ...
Страница 424: ...Revision History e200z3 Power Architecture Core Reference Manual Rev 2 A 2 Freescale Semiconductor ...