
Instruction Model
e200z3 Power Architecture Core Reference Manual, Rev. 2
3-36
Freescale Semiconductor
X
011111
11000 01010 0
addo
Add and record OV
X
011111
11000 01010 1
addo.
Add and record OV and CR
X
011111
11000 10010 /
tlbivax
TLB Invalidate Virtual Address Indexed
X
011111
11000 10110 /
lhbrx
Load Halfword Byte-Reverse Indexed
X
011111
11000 11000 0
sraw
Shift Right Algebraic Word
X
011111
11000 11000 1
sraw.
Shift Right Algebraic Word and record CR
X
011111
11001 11000 0
srawi
Shift Right Algebraic Word Immediate
X
011111
11001 11000 1
srawi.
Shift Right Algebraic Word Immediate and record CR
X
011111
11010 10110 /
mbar
Memory Barrier
X
011111
11100 10010 ?
tlbsx
TLB Search Indexed
X
011111
11100 10110 /
sthbrx
Store Halfword Byte-Reverse Indexed
X
011111
11100 11010 0
extsh
Extend Sign Halfword
X
011111
11100 11010 1
extsh.
Extend Sign Halfword and record CR
X
011111
11101 10010 /
tlbre
TLB Read Entry
X
011111
11101 11010 0
extsb
Extend Sign Byte
X
011111
11101 11010 1
extsb.
Extend Sign Byte and record CR
X
011111
11110 01011 0
divwuo
Divide Word Unsigned and record OV
X
011111
11110 01011 1
divwuo.
Divide Word Unsigned and record OV and CR
X
011111
11110 10010 /
tlbwe
TLB Write Entry
X
011111
11110 10110 /
icbi
Instruction Cache Block Invalidate
X
011111
11110 10111 /
stfiwx
Store Floating-Point as Int Word Indexed
X
011111
11111 01011 0
divwo
Divide Word and record OV
X
011111
11111 01011 1
divwo.
Divide Word and record OV and CR
X
011111
11111 10110 /
dcbz
Data Cache Block set to Zero
D
100000
––––– ––––– –
lwz
Load Word and Zero
D
100001
––––– ––––– –
lwzu
Load Word and Zero with Update
D
100010
––––– ––––– –
lbz
Load Byte and Zero
D
100011
––––– ––––– –
lbzu
Load Byte and Zero with Update
Table 3-12. Instructions Sorted by Opcode (continued)
Format
Opcode
Mnemonic
Instruction
Primary
(Inst
0:5
)
Extended
(Inst
21:31
)
Legend:
-
Don’t care, usually part of an operand field
/
Reserved bit, invalid instruction form if encoded as 1
?
Allocated for implementation-dependent use. See User’ Manual for the implementation
Содержание e200z3
Страница 1: ...e200z3 Power Architecture Core Reference Manual Supports e200z3 e200z335 e200z3coreRM Rev 2 06 2008 ...
Страница 32: ...e200z3 Power Architecture Core Reference Manual Rev 2 xii Freescale Semiconductor ...
Страница 50: ...Register Model e200z3 Power Architecture Core Reference Manual Rev 2 2 2 Freescale Semiconductor ...
Страница 238: ...Memory Management Unit e200z3 Power Architecture Core Reference Manual Rev 2 5 16 Freescale Semiconductor ...
Страница 332: ...Power Management e200z3 Power Architecture Core Reference Manual Rev 2 8 4 Freescale Semiconductor ...
Страница 424: ...Revision History e200z3 Power Architecture Core Reference Manual Rev 2 A 2 Freescale Semiconductor ...