External Core Complex Interfaces
e200z3 Power Architecture Core Reference Manual, Rev. 2
Freescale Semiconductor
7-43
7.5.2
Burst Accesses
shows functional timing for a burst read transfer.
Figure 7-14. Burst Read Transfer
The p_[d,i]_hburst signals indicate INCR for all burst transfers. The p_[d,i]_hunalign signal is negated.
p_[d,i]_hsize indicates 64-bits, and all eight p_[d,i]_hbstrb signals are asserted. The burst address is
aligned to a 64-bit boundary and increments by double words. Note that in this example four beats are
shown, but in operation the burst may be of any length including only a single beat.
NOTE
Bursts can be interrupted immediately at any time and can be followed by
any type of cycle. No idle cycle is required.
nonseq
seq
seq
seq
...
addr x
addr x+8
addr x+16
addr x+24
INCR
data x
data x+8
data x+16
data x+24
okay
okay
okay
okay
okay
Burst Read
1
2
3
4
5
6
m_clk
p_htrans
p_addr,p_hprot
p_hsize,
p_hbstrb, etc
p_hburst
p_hunalign
p_hwrite
p_hrdata
p_hwdata
p_hready
p_hresp
Содержание e200z3
Страница 1: ...e200z3 Power Architecture Core Reference Manual Supports e200z3 e200z335 e200z3coreRM Rev 2 06 2008 ...
Страница 32: ...e200z3 Power Architecture Core Reference Manual Rev 2 xii Freescale Semiconductor ...
Страница 50: ...Register Model e200z3 Power Architecture Core Reference Manual Rev 2 2 2 Freescale Semiconductor ...
Страница 238: ...Memory Management Unit e200z3 Power Architecture Core Reference Manual Rev 2 5 16 Freescale Semiconductor ...
Страница 332: ...Power Management e200z3 Power Architecture Core Reference Manual Rev 2 8 4 Freescale Semiconductor ...
Страница 424: ...Revision History e200z3 Power Architecture Core Reference Manual Rev 2 A 2 Freescale Semiconductor ...