Instruction Model
e200z3 Power Architecture Core Reference Manual, Rev. 2
Freescale Semiconductor
3-35
X
011111
10010 10101 /
lswi
Load String Word Immediate
X
011111
10010 10110 /
msync
Memory Synchronize
X
011111
10010 10111 /
lfdx
Load Floating-Point Double Indexed
X
011111
10011 01000 0
nego
Negate and record OV
X
011111
10011 01000 1
nego.
Negate and record OV and record CR
X
011111
10011 10111 /
lfdux
Load Floating-Point Double with Update Indexed
X
011111
10100 01000 0
subfeo
Subtract From Extended with CA and record OV
X
011111
10100 01000 1
subfeo.
Subtract From Extended with CA and record OV and CR
X
011111
10100 01010 0
addeo
Add Extended with CA and record OV
X
011111
10100 01010 1
addeo.
Add Extended with CA and record OV and CR
X
011111
10100 10101 /
stswx
Store String Word Indexed
X
011111
10100 10110 /
stwbrx
Store Word Byte-Reverse Indexed
X
011111
10100 10111 /
stfsx
Store Floating-Point Single Indexed
X
011111
10101 10111 /
stfsux
Store Floating-Point Single with Update Indexed
X
011111
10110 01000 0
subfzeo
Subtract From Zero Extended with CA and record OV
X
011111
10110 01000 1
subfzeo.
Subtract From Zero Extended with CA and record OV and CR
X
011111
10110 01010 0
addzeo
Add to Zero Extended with CA and record OV
X
011111
10110 01010 1
addzeo.
Add to Zero Extended with CA and record OV and CR
X
011111
10110 10101 /
stswi
Store String Word Immediate
X
011111
10110 10111 /
stfdx
Store Floating-Point Double Indexed
X
011111
10111 01000 0
subfmeo
Subtract From Minus One Extended with CA and record OV
X
011111
10111 01000 1
subfmeo.
Subtract From Minus One Extended with CA and record OV and CR
X
011111
10111 01010 0
addmeo
Add to Minus One Extended with CA and record OV
X
011111
10111 01010 1
addmeo.
Add to Minus One Extended with CA and record OV and CR
X
011111
10111 01011 0
mullwo
Multiply Low Word and record OV
X
011111
10111 01011 1
mullwo.
Multiply Low Word and record OV and CR
X
011111
10111 10110 /
dcba
Data Cache Block Allocate
X
011111
10111 10111 /
stfdux
Store Floating-Point Double with Update Indexed
Table 3-12. Instructions Sorted by Opcode (continued)
Format
Opcode
Mnemonic
Instruction
Primary
(Inst
0:5
)
Extended
(Inst
21:31
)
Legend:
-
Don’t care, usually part of an operand field
/
Reserved bit, invalid instruction form if encoded as 1
?
Allocated for implementation-dependent use. See User’ Manual for the implementation
Содержание e200z3
Страница 1: ...e200z3 Power Architecture Core Reference Manual Supports e200z3 e200z335 e200z3coreRM Rev 2 06 2008 ...
Страница 32: ...e200z3 Power Architecture Core Reference Manual Rev 2 xii Freescale Semiconductor ...
Страница 50: ...Register Model e200z3 Power Architecture Core Reference Manual Rev 2 2 2 Freescale Semiconductor ...
Страница 238: ...Memory Management Unit e200z3 Power Architecture Core Reference Manual Rev 2 5 16 Freescale Semiconductor ...
Страница 332: ...Power Management e200z3 Power Architecture Core Reference Manual Rev 2 8 4 Freescale Semiconductor ...
Страница 424: ...Revision History e200z3 Power Architecture Core Reference Manual Rev 2 A 2 Freescale Semiconductor ...