External Core Complex Interfaces
e200z3 Power Architecture Core Reference Manual, Rev. 2
7-58
Freescale Semiconductor
7.5.6
Interrupt Interface
shows the relationship of the interrupt input signals to the CPU clock. The p_avec_b,
p_extint_b, p_critint_b, and p_voffset[0:15] inputs must meet setup and hold timing relative to the rising
edge of m_clk. In addition, during each clock cycle in which either p_extint_b or p_critint_b is asserted,
p_avec_b and p_voffset[0:15] are required to be in a valid state for the highest priority interrupt requested.
Figure 7-30. Interrupt Interface Input Signals
shows the relationship between p_ipend and the interrupt request inputs. Note that p_ipend is
asserted combinationally from the p_extint_b and p_critint_b inputs.
Figure 7-31. Interrupt Pending Operation
p_extint_b
p_voffset[0:15]
p_critint_b
p_avec_b
m_clk
m_clk
p_extint_b
p_ipend
p_critint_b
Exception vector fetch
Содержание e200z3
Страница 1: ...e200z3 Power Architecture Core Reference Manual Supports e200z3 e200z335 e200z3coreRM Rev 2 06 2008 ...
Страница 32: ...e200z3 Power Architecture Core Reference Manual Rev 2 xii Freescale Semiconductor ...
Страница 50: ...Register Model e200z3 Power Architecture Core Reference Manual Rev 2 2 2 Freescale Semiconductor ...
Страница 238: ...Memory Management Unit e200z3 Power Architecture Core Reference Manual Rev 2 5 16 Freescale Semiconductor ...
Страница 332: ...Power Management e200z3 Power Architecture Core Reference Manual Rev 2 8 4 Freescale Semiconductor ...
Страница 424: ...Revision History e200z3 Power Architecture Core Reference Manual Rev 2 A 2 Freescale Semiconductor ...