Register Model
e200z3 Power Architecture Core Reference Manual, Rev. 2
Freescale Semiconductor
2-57
DBERC0 also controls which bits or fields in DBCR0-4 are reset by assertion of p_reset_b when
DBCR0[EDM]=1. Only software-owned bits or fields as shown in Table 2-24 are affected in this case,
except that DBCR0[RST] and DBSR[MRR] are updated by assertion of p_reset_b regardless of the
value of DBCR0[EDM] or DBERC0.
2.13
Hardware Implementation-Dependent Registers
Hardware implementation-dependent registers 0 and 1 (HID0 and HID1) are configuration registers to
control various processor and system functions.
2.13.1
Hardware Implementation-Dependent Register 0 (HID0)
HID0, shown in
, is used for various configuration and control functions.
HID0 fields are described in
.
1
1
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
1
-
1
1
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
1
DBCR0[FT]
1
Note: DBSR[MRR] is always updated by
p_reset_b
, regardless of the value of DBCR0[EDM] or DBERC0[IDM]
2
Note that software is given write access to all counter 1 control events and triggers regardless of whether software
owns these events. It is considered a programming error to enable counter or trigger events in DBCR3 which are not
"owned" by software, and operational results of the counter(s) are undefined if programmed.
3
Note that software is given write access to all counter 2 control events regardless of whether software owns these
events. It is considered a programming error to enable counter events in DBCR3 which are not "owned" by software,
and operational results of the counter(s) are undefined if programmed.
32
33
37
38
39
40
41
42
43 45 46
47
Field EMCP
—
BPRED
DOZE NAP SLEEP — ICR NHR
Reset
All zeros
R/W
R/W
48
49
50
51
52
53
54
55
56
63
—
TBEN SEL_TBCLK DCLREE DCLRCE CICLRDE MCCLRDE DAPUEN —
Reset
All zeros
R/W
R/W
SPR
SPR 1008
Figure 2-40. Hardware Implementation-Dependent Register 0 (HID0)
Table 2-24. DBERC0 Resource Control (continued)
DBCR0[
E
DM]
DBERC0[
IDM]
DBERC0[
R
ST]
DBERC0
[I
CM
P]
DBERC0[
B
R
T
]
DBERC0[
IRPT
]
DBERC
0
[TRAP]
DB
E
R
C0
[I
A
C
1]
DB
E
R
C0
[I
A
C
2]
DB
E
R
C0
[I
A
C
3]
DB
E
R
C0
[I
A
C
4]
DBERC0[
D
A
C
1]
DBERC0[
D
A
C
2]
DBERC0[
D
EVT1]
DBERC0[
D
EVT2]
DBERC0[
DCNT1]
DBERC0[
DCNT2]
DBERC0[
C
IR
PT]
DBERC
0
[CRET]
DBERC
0
[BKPT]
D
B
ERC0
[FT]
Name
Software Accessible via
mtspr,
affected by p_reset_b
Содержание e200z3
Страница 1: ...e200z3 Power Architecture Core Reference Manual Supports e200z3 e200z335 e200z3coreRM Rev 2 06 2008 ...
Страница 32: ...e200z3 Power Architecture Core Reference Manual Rev 2 xii Freescale Semiconductor ...
Страница 50: ...Register Model e200z3 Power Architecture Core Reference Manual Rev 2 2 2 Freescale Semiconductor ...
Страница 238: ...Memory Management Unit e200z3 Power Architecture Core Reference Manual Rev 2 5 16 Freescale Semiconductor ...
Страница 332: ...Power Management e200z3 Power Architecture Core Reference Manual Rev 2 8 4 Freescale Semiconductor ...
Страница 424: ...Revision History e200z3 Power Architecture Core Reference Manual Rev 2 A 2 Freescale Semiconductor ...