Register Model
e200z3 Power Architecture Core Reference Manual, Rev. 2
Freescale Semiconductor
2-37
provides field definitions for DBCR0.
32
33
34 35
36
37
38
39
40
41
42
43
44
45
46
47
Field EDM IDM RST
ICMP
BRT
IRPT
TRAP
IAC1
IAC2
IAC3
IAC4
DAC1
DAC2
Reset
All zeros
1
1
DBCR0[EDM] is affected by
j_trst_b or m_por
assertion, and while in the test_logic_reset state, but not by
p_reset_b.
All other bits are reset by processor reset
p_reset_b as well as by m_por.
R/W
R/W
48
49
52
53
54
55
56
57
58
59
62
63
RET
—
DEVT1
DEVT2 DCNT1
DCNT2
CIRPT CRET VLES
—
FT
Reset
All zeros
1
R/W
R/W
SPR
SPR 308
Figure 2-33. DBCR0 Register
Table 2-17. DBCR0 Field Descriptions
Bits
Name
Description
32
EDM
External debug mode. For software, this bit is read-only. Software can use EDM to determine whether external
debug has control over debug registers. The hardware debugger must set EDM before other DBCR0 bits (and
other debug registers) can be altered. On the initial setting of EDM, all other bits are unchanged. EDM is
writable only through the OnCE port.
0 External debug mode is disabled. Internal debug events not mapped into external debug events.
1 External debug mode is enabled. Events do not cause the CPU to vector to interrupt code. Software is not
permitted to write to debug registers (DBCR0
–
DBCR3, DBSR, DBCNT, IAC1
–
IAC4, DAC1–DAC2) unless
permitted by settings in DBERC0.
Note:
DBSR status bits should be cleared before external debug mode is disabled to avoid internal imprecise
debug interrupts.
When external debug mode is enabled, hardware-owned resources in debug registers are not affected by
processor reset
p_reset_b
. This allows the debugger to set up hardware debug events which remain active
across a processor reset.
33
IDM
Internal debug mode.
0 Debug exceptions are disabled. Debug events do not affect DBSR.
1 Debug exceptions are enabled. Enabled debug events update the DBSR. If MSR[DE] = 1, a debug event or
the recording of an earlier debug event in the DBSR when MSR[DE] was cleared causes a debug interrupt.
34–35
RST
Reset control.
00 No function.
01 Reserved.
10
p_resetout_b set by debug reset control. Allows external device to initiate processor reset.
11 Reserved.
36
ICMP
Instruction complete debug event enable.
0 ICMP debug events are disabled.
1 ICMP debug events are enabled.
Содержание e200z3
Страница 1: ...e200z3 Power Architecture Core Reference Manual Supports e200z3 e200z335 e200z3coreRM Rev 2 06 2008 ...
Страница 32: ...e200z3 Power Architecture Core Reference Manual Rev 2 xii Freescale Semiconductor ...
Страница 50: ...Register Model e200z3 Power Architecture Core Reference Manual Rev 2 2 2 Freescale Semiconductor ...
Страница 238: ...Memory Management Unit e200z3 Power Architecture Core Reference Manual Rev 2 5 16 Freescale Semiconductor ...
Страница 332: ...Power Management e200z3 Power Architecture Core Reference Manual Rev 2 8 4 Freescale Semiconductor ...
Страница 424: ...Revision History e200z3 Power Architecture Core Reference Manual Rev 2 A 2 Freescale Semiconductor ...