Interrupts and Exceptions
e200z3 Power Architecture Core Reference Manual, Rev. 2
4-10
Freescale Semiconductor
4.6
Interrupt Definitions
The following sections describe interrupts as they are implemented on the e200z3.
4.6.1
Critical Input Interrupt (IVOR0)
A critical input exception is signaled to the processor by the assertion of the critical interrupt pin
(p_critint_b). When the e200z3 detects the exception, if critical interrupts are enabled (MSR[CE] = 1), the
e200z3 takes the critical input interrupt. The p_critint_b input is a level-sensitive signal expected to remain
asserted until the e200z3 acknowledges the interrupt. If p_critint_b is negated early, recognition of the
interrupt request is not guaranteed. After the e200z3 begins execution of the critical interrupt handler, the
system can safely negate p_critint_b.
A critical input interrupt may be delayed by other higher priority exceptions or if MSR[CE] is cleared
when the exception occurs.
lists register settings when a critical input interrupt is taken.
IVOR11
411
Fixed-interval timer interrupt
IVOR12
412
Watchdog timer interrupt
IVOR13
413
Data TLB error
IVOR14
414
Instruction TLB error
IVOR15
415
Debug
IVOR16–IVOR31
—
Reserved for future architectural use
-Specific IVORs (Defined by the EIS)
IVOR32
528
SPE APU unavailable
IVOR33
529
SPE floating-point data exception
IVOR34
530
SPE floating-point round exception
Table 4-9. Critical Input Interrupt Register Settings
Register
Setting Description
CSRR0
Set to the effective address of the instruction that the processor would have attempted to execute next if no
exception conditions were present.
CSRR1
Set to the contents of the MSR at the time of the interrupt.
MSR
UCLE 0
SPE 0
WE
0
CE
0
EE
0
PR
0
FP
0
ME
—
FE0
0
DE
—/0
1
FE1
0
IS
0
DS
0
RI
0
2
ESR
Unchanged
Table 4-8. IVOR Assignments (continued)
IVOR Number
SPR
Interrupt Type
Содержание e200z3
Страница 1: ...e200z3 Power Architecture Core Reference Manual Supports e200z3 e200z335 e200z3coreRM Rev 2 06 2008 ...
Страница 32: ...e200z3 Power Architecture Core Reference Manual Rev 2 xii Freescale Semiconductor ...
Страница 50: ...Register Model e200z3 Power Architecture Core Reference Manual Rev 2 2 2 Freescale Semiconductor ...
Страница 238: ...Memory Management Unit e200z3 Power Architecture Core Reference Manual Rev 2 5 16 Freescale Semiconductor ...
Страница 332: ...Power Management e200z3 Power Architecture Core Reference Manual Rev 2 8 4 Freescale Semiconductor ...
Страница 424: ...Revision History e200z3 Power Architecture Core Reference Manual Rev 2 A 2 Freescale Semiconductor ...