
. . . . .
www.digiembedded.com
9
MMU faults and CPU aborts................................................................. 119
Alignment fault checking ............................................................ 119
Fault Address and Fault Status registers .......................................... 119
Priority encoding table............................................................... 120
Fault Address register (FAR)......................................................... 120
FAR values for multi-word transfers ............................................... 120
Compatibility issues .................................................................. 121
Domain access control ...................................................................... 121
Specifying access permissions....................................................... 121
Interpreting access permission bits ................................................ 121
Fault checking sequence.................................................................... 122
Alignment faults....................................................................... 123
Translation faults ..................................................................... 124
Domain faults .......................................................................... 124
Permission faults ...................................................................... 124
External aborts ............................................................................... 125
Enabling and disabling the MMU ........................................................... 125
Enabling the MMU ..................................................................... 125
Disabling the MMU .................................................................... 126
TLB structure ................................................................................. 126
Caches and write buffer .................................................................... 127
Cache features ........................................................................ 127
Write buffer............................................................................ 128
Enabling the caches .................................................................. 128
ICache I and M bit settings .......................................................... 129
ICache page table C bit settings.................................................... 129
R1 register C and M bits for DCache ............................................... 129
DCache page table C and B settings ............................................... 129
Cache MVA and Set/Way formats ......................................................... 130
Generic, virtually indexed, virtually addressed cache .......................... 131
ARM926EJ-S cache format ........................................................... 132
ARM926EJ-S cache associativity .................................................... 132
Set/way/word format for ARM926EJ-S caches ................................... 132
Noncachable instruction fetches .......................................................... 133
Self-modifying code .................................................................. 133
AHB behavior .......................................................................... 134
Instruction Memory Barrier .......................................................... 134
IMB operation .......................................................................... 134
Sample IMB sequences ............................................................... 135
C h a p t e r 4 : S y s t e m C o n t r o l M o d u l e . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 3 7
Features ................................................................................ 137
Bus interconnection ......................................................................... 137
System bus arbiter........................................................................... 138
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...