
I / O H U B M O D U L E
[Module] Direct Mode RX Status FIFO
378
Hardware Reference NS9215
31 March 2008
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
[
M o d u l e
] D i r e c t M o d e R X S t a t u s F I F O
Addresses: 9000_0010 / 9000_8010 / 9001_0010 / 9001_8010 / 9002_0010 /
9002_8010 / 9003_0010 / 9003_8010
The Direct Mode RX Status FIFO register is used when in direct mode of operation,
to determine the status of the receive FIFO.
This register must be read before each read to the RX Data FIFO register.
The RX Data FIFO register must be read after each read to this register, even if
the BYTE field is 0.
Register
D26
R/W
RXFOFIE
0x0
Enable the RXFOFIP interrupt.
D25
R/W
RXFSRIE
0x0
Enable the RXFSRIP interrupt.
D24
R/W
RXNCIE
0x0
Enable the RXNCIP interrupt.
D23
R/W
RXECIE
0x0
Enable the RXECIP interrupt.
D22
R/W
RXNRIE
0x0
Enable the RXNRIP interrupt.
D21
R/W
RXCAIE
0x0
Enable the RXCAIP interrupt.
D20
R/W
RXPCIE
0x0
Enable the RXPCIP interrupt.
D19
R
WSTAT
0x0
Debug field, indicating the W bit is set in the
current buffer descriptor.
D18
R
ISTAT
0x0
Debug field, indicating the I bit is set in the current
buffer descriptor.
D17
R
LSTAT
0x0
Debug field, indicating the L bit is set in the
current buffer descriptor.
D16
R
FSTAT
0x0
Debug field, indicating the F bit is set in the
current buffer descriptor.
D15:00
R
BLENSTAT
0x0
Debug field, indicating the current byte count.
Bit(s)
Access
Mnemonic
Reset
Description
13
12
11
10
9
8
7
6
5
4
3
2
1
0
15
14
31
29
28
27
26
25
24
23
22
21
20
19
18
17
16
30
PSTAT
Reserved
Reserved
BYTE
Reserved
FFL
AG
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...