
S E R I A L C O N T R O L M O D U L E : U A R T
Wrapper Configuration register
392
Hardware Reference NS9215
D17
R/W
RXFLUSH
0
Resets the contents of the 64-byte RXFIFO.
Write a 1, then a 0 to reset the FIFO.
D16
R/W
TXFLUSH
N/A
Resets the contents of the 64-byte TX FIFO.
Write a 1, then a 0 to reset the FIFO.
D15:14
R
RXBYTES
00
Indicates how many bytes are pending in the wrapper.
The wrapper writes to the RX FIFO only when 4 bytes are
received or a buffer close event occurs, such as a
character gap timeout, character match, or error.
D13
R/W
RXCLOSE
0
Allows software to close a receive buffer. Hardware
clears this bit when the buffer has been closed.
0
Idle or buffer already closed
1
Software initiated buffer close
D12
N/A
Reserved
N/A
N/A
D11:06
R/W
TXFLOW
010000
Selects which signals are routed to the UART for
hardware flow control. Transmit data is halted when the
selected signal is deasserted.
[0] CTS
0
CTS disabled
1
CTS enabled
[1] DCD
0
DCD disabled
1
DCD enabled
[2] DSR
0
DSR disabled
1
DSR enabled
[3] RI
0
RI disabled
1
RI enabled
[4] Software
0
TX disabled
1
TX enabled
[5] Receive character-based flow control
0
Disabled
1
Enabled
D05
R/W
RL
0
Remote loopback
Provides an internal remote loopback feature. When the
RL field is set to 1, the receive serial data signal is
connected to the transmit serial data signal.
A local loopback is provided in the UART.
D04
R/W
RTS
0
RTS control
0
Controlled directly by UART
1
Deasserted when RX FIFO is half full
Bits
Access
Mnemonic
Reset
Description
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...