
. . . . .
S Y S T E M C O N T R O L M O D U L E
RTC Module Control register
www.digiembedded.com
201
D03
R
Rdy int
0x0
RTC clock ready interrupt status
0
RTC clock ready interrupt not asserted
1
RTC clock ready interrupt asserted
Note:
The RTC clock ready and RTC module
interrupts are ORed together to the inter-
rupt controller. Read this bit to determine
the actual source.
D02
R
Int stat
0x0
RTC module interrupt status
0
RTC module interrupt not asserted
1
RTC module interrupt asserted
Note:
The RTC clock ready and RTC module
interrupts are ORed together to the inter-
rupt controller. Read this bit to determine
the actual source.
D01
R/W
Standby mode
0x0
RTC standby mode
Allows the RTC module to be placed in low power
mode.
0
The RTC module is placed in standby mode and
cannot be accessed by the CPU. The RTC clock
must be enabled when in standby mode (bit 10).
1
Normal operation. The CPU must wait for the
RTC interrupt and read the status to determine
that the clock change is complete (RTC clock
ready interrupt status bit is set). The clock
change may take up to 30 microseconds after
this bit is set.
Note:
This bit must be set to 0 when not access-
ing the RTC registers or battery back
RAM. When early power loss interrupt is
detected, set this bit to 0.
D00
R/W
Clk rdy int
0x0
RTC clock ready interrupt clear
0
RTC clock ready interrupt enabled
1
RTC clock ready interrupt cleared
Note:
This register must be set, then cleared to
service the RTC clock ready interrupt.
Bits
Access
Mnemonic
Reset
Description
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...