
20
Hardware Reference NS9215
[Module] DMA RX Control....................................................................375
[Module] DMA RX Buffer Descriptor Pointer ..............................................376
[Module] RX Interrupt Configuration register ............................................377
[Module] Direct Mode RX Status FIFO......................................................378
[Module] Direct Mode RX Data FIFO .......................................................379
[Module] DMA TX Control....................................................................380
[Module] DMA TX Buffer Descriptor Pointer ..............................................381
[Module] TX Interrupt Configuration register ............................................381
[Module] Direct Mode TX Data FIFO .......................................................382
[Module] Direct Mode TX Data Last FIFO..................................................383
C h a p t e r 1 0 : S e r i a l C o n t r o l M o d u l e : U A R T . . . . . . . . . . . . . . . . . . . . . . . . . 3 8 5
Features.................................................................................385
UART module structure ...............................................................386
Normal mode operation .....................................................................386
Example configuration ................................................................386
Baud rate generator..........................................................................387
Baud rates ..............................................................................387
Hardware-based flow control...............................................................388
Character-based flow control (XON/XOFF) ...............................................388
Example configuration ................................................................388
Forced character transmission .............................................................388
Force character transmission procedure ...........................................389
Collecting feedback ...................................................................389
ARM wakeup on character recognition ....................................................389
Example configuration ................................................................389
Wrapper Control and Status registers .....................................................390
Register address map .................................................................390
Wrapper Configuration register ............................................................391
Interrupt Enable register ....................................................................393
Interrupt Status register.....................................................................395
Receive Character GAP Control register ..................................................398
Receive Buffer GAP Control register ......................................................399
Receive Character Match Control register................................................399
Receive Character-Based Flow Control register .........................................400
Force Transmit Character Control register ...............................................402
ARM Wakeup Control register...............................................................403
Transmit Byte Count .........................................................................404
UART Receive Buffer .........................................................................405
UART Transmit Buffer........................................................................405
UART Baud Rate Divisor LSB ................................................................406
UART Baud Rate Divisor MSB ................................................................406
UART Interrupt Enable register.............................................................407
UART Interrupt Identification register ....................................................408
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...