
I / O H U B M O D U L E
[Module] Interrupt and FIFO Status register
374
Hardware Reference NS9215
31 March 2008
D26
R/W*
RXFOFIP
0x0
RX FIFO overflow interrupt pending
Set when the RX FIFO finds an overflow
condition.
D25
R/W*
RXFSRIP
0x0
RX FIFO service request interrupt pending
(RX)
Set when the RX FIFO level rises above the
receive FIFO threshold (in the RX Interrupt
Configuration register).
D24
R/W*
TXNCIP
0x0
Normal completion interrupt pending (TX)
Set when a buffer is closed under normal
conditions. An interrupt is generated when the I bit
is set in the current buffer descriptor.
A normal DMA completion occurs when the
buffer length field expires.
D23
R/W*
TXECIP
0x0
Error completion interrupt pending (TX)
Set when the DMA channel finds either a bad
buffer descriptor or a bad data buffer pointer.
The DMA channel remains in the ERROR state
until the CE bit in the DMA Control register is
cleared and then set again. The DMA channel then
uses the buffer descriptor as set in the index
control field.
D22
R/W*
TXNRIP
0x0
Buffer not ready interrupt pending (TX)
Set when the DMA channel finds a buffer
descriptor with the F bit not set.
The DMA channel remains in the ERROR state
until the CE bit in the DMA Control register is
cleared and then set again. The DMA channel then
uses the buffer descriptor as set in the index
control field.
D21
R/W*
TXCAIP
0x0
Channel abort interrupt pending (TX)
Set when the DMA channel finds the channel
abort (CA) control bit set.
The DMA controller closes the current buffer
descriptor and remains in the IDLE state until the
CA bit is cleared and the CE bit is set.
D20
R/W*
TXFUFIP
0x0
TX FIFO underflow interrupt pending
Set when the TX FIFO finds an underflow.
D19
R/W*
TXFSRIP
0x0
TX FIFO service request interrupt pending
(TX)
Set when the TX FIFO level drops below the
transmit FIFO threshold (in the TX Interrupt
Configuration register).
Bit(s)
Access
Mnemonic
Reset
Description
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...