
. . . . .
www.digiembedded.com
11
AHB Error Detect Status 2 .................................................................. 160
AHB Error Monitoring Configuration register ............................................ 161
Timer Master Control register ............................................................. 162
Timer 0–4 Control registers................................................................. 164
Timer 5 Control register .................................................................... 166
Timer 6–9 Control registers................................................................. 168
Timer 6–9 High registers .................................................................... 170
Timer 6–9 Low registers..................................................................... 171
Timer 6–9 High and Low Step registers ................................................... 172
Timer 6–9 Reload Step registers ........................................................... 172
Timer 0-9 Reload Count and Compare register ......................................... 173
Timer 0-9 Read and Capture register ..................................................... 174
Interrupt Vector Address Register Level 31–0 ........................................... 175
Int (Interrupt) Config (Configuration) 31–0 registers ................................... 175
Individual register mapping ......................................................... 175
ISADDR register............................................................................... 176
Interrupt Status Active...................................................................... 177
Interrupt Status Raw ........................................................................ 178
Software Watchdog Configuration ........................................................ 178
Software Watchdog Timer .................................................................. 179
Clock Configuration register ............................................................... 180
Module Reset register ....................................................................... 182
Miscellaneous System Configuration and Status register .............................. 184
PLL Configuration register.................................................................. 186
PLL frequency formula ............................................................... 186
Active Interrupt Level ID Status register ................................................. 187
Power Management.......................................................................... 187
AHB Bus Activity Status ..................................................................... 190
System Memory Chip Select 0 Dynamic Memory Base and Mask registers........... 190
System Memory Chip Select 1 Dynamic Memory Base and Mask registers........... 191
System Memory Chip Select 2 Dynamic Memory Base and Mask registers........... 192
System Memory Chip Select 3 Dynamic Memory Base and Mask registers........... 193
System Memory Chip Select 0 Static Memory Base and Mask registers .............. 194
System Memory Chip Select 1 Static Memory Base and Mask registers .............. 195
System Memory Chip Select 2 Static Memory Base and Mask registers .............. 196
System Memory Chip Select 3 Static Memory Base and Mask registers .............. 197
Gen ID register ............................................................................... 198
External Interrupt 0–3 Control register................................................... 199
RTC Module Control register ............................................................... 200
C h a p t e r 5 : M e m o r y C o n t r o l l e r . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 0 3
Features ................................................................................ 203
Low-power operation........................................................................ 204
Low-power SDRAM deep-sleep mode............................................... 204
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...