
. . . . .
S Y S T E M C O N T R O L M O D U L E
Address decoding
www.digiembedded.com
141
BRC1[23:16] = 8’b1_0_00_0000
channel disabled
BRC1[15:8]
= 8’b1_0_00_0000
channel disabled
BRC1[7:0]
= 8’b1_0_00_0000
channel disabled
BRC2[31:24] = 8’b0_0_00_0000
channel disabled
BRC2[23:16] = 8’b0_0_00_0000
channel disabled
BRC2[15:8]
= 8’b0_0_00_0000
channel disabled
BRC2[7:0]
= 8’b0_0_00_0000
channel disabled
BRC3[31:24] = 8’b0_0_00_0000
channel disabled
BRC3[23:16] = 8’b0_0_00_0000
channel disabled
BRC3[15:8]
= 8’b0_0_00_0000
channel disabled
BRC[7:0]
= 8’b0_0_00_0000
channel disabled
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
A d d r e s s d e c o d i n g
A central address decoder provides a select signal —
hsel_x
— for each slave on the
bus.
This table shows how the system memory address is set up to allow access to the
internal and external resources on the system bus. Note that the external memory
chip select ranges can be reset after powerup. The table shows the default powerup
values; you can change the ranges by writing to the BASE and MASK registers (see
“System Memory Chip Select 0 Dynamic Memory Base and Mask registers” on
page 190 through “System Memory Chip Select 3 Dynamic Memory Base and Mask
registers” on page 193 for more information).
Address range
Size
System functions
0x0000 0000 – 0x0FFF FFFF
256 MB
System memory chip select 0
Dynamic memory (default)
0x1000 0000 – 0x1FFF FFFF
256 MB
System memory chip select 1
Dynamic memory (default)
0x2000 0000 – 0x2FFF FFFF
256 MB
System memory chip select 2
Dynamic memory (default)
0x3000 0000 – 0x3FFF FFFF
256 MB
System memory chip select 3
Dynamic memory (default)
0x4000 0000 – 0x4FFF FFFF
256 MB
System memory chip select 0
Static memory (default)
0x5000 0000 – 0x5FFF FFFF
256 MB
System memory chip select 1
Static memory (default)
0x6000 0000 – 0x6FFF FFFF
256 MB
System memory chip select 2
Static memory (default)
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...