
. . . . .
S Y S T E M C O N T R O L M O D U L E
AHB Error Detect Status 1
www.digiembedded.com
159
Channel
allocation
This is how the channels are assigned in the four registers:
Register
Register bit
assignment
This table shows the bit definition for each channel, using data bits [07:00] as the
example.
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
A H B E r r o r D e t e c t S t a t u s 1
Address: A090 0018
Register name
[31:24]
[23:16]
[15:08]
[07:00]
BRC0
Channel 0
Channel 1
Channel 2
Channel 3
BRC1
Channel 4
Channel 5
Channel 6
Channel 7
BRC2
Channel 8
Channel 9
Channel 10
Channel 11
BRC3
Channel 12
Channel 13
Channel 14
Channel 15
HMSTR
13
12
11
10
9
8
7
6
5
4
3
2
1
0
15
14
31
29
28
27
26
25
24
23
22
21
20
19
18
17
16
30
Channel 0, 4, 8, or 12
Channel 1, 5, 9, or 13
Channel 2, 6, 10, or 14
Channel 3, 7, 11, or 15
CEB
Rsvd
BRF
Bits
Access
Mnemonic
Reset
Description
D07
R/W
CEB
0x0
Channel enable bit
0
Disabled
1
Enabled
D06
N/A
Reserved
N/A
N/A
D05:04
R/W
BRF
0x0
Bandwidth reduction field
Program the weight for each AHB bus master. Used
to limit access to the round robin scheduler.
00
100%
01
75%
10
50%
11
25%
D03:00
R/W
HMSTR
0x0
hmaster
Program a particular AHB bus master number here.
Note that a particular master an be programmed to
more than one channel.
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...