
. . . . .
www.digiembedded.com
19
Last (L) bit ............................................................................. 358
Full (F) bit.............................................................................. 358
Decryption .................................................................................... 359
ECB processing ............................................................................... 359
Processing flow diagram ............................................................. 359
CBC, CFB, OFB, and CTR processing ...................................................... 360
Processing flow diagram ............................................................. 360
CCM mode..................................................................................... 360
Nonce buffer........................................................................... 361
Processing flow........................................................................ 361
C h a p t e r 9 : I / O H u b M o d u l e . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 6 3
Block diagram ......................................................................... 364
AHB slave interface................................................................... 364
DMA controller ............................................................................... 364
Servicing RX and FIFOs ............................................................... 364
Buffer descriptors..................................................................... 365
Source address [pointer]............................................................. 365
Buffer length........................................................................... 365
Control[15] – W ........................................................................ 365
Control[14] – I ......................................................................... 365
Control[13] – L......................................................................... 365
Control[12] – F......................................................................... 365
Control[11:0] .......................................................................... 366
Status[15:0] ............................................................................ 366
Transmit DMA example...................................................................... 367
Process.................................................................................. 367
Visual example ........................................................................ 368
Control and status register address maps................................................ 368
UART A register address map ....................................................... 369
UART B register address map ....................................................... 369
UART C register address map ....................................................... 370
UART D register address map ....................................................... 370
SPI register address map............................................................. 371
AD register address map ............................................................. 371
Reserved................................................................................ 371
I2C register address map............................................................. 371
Reserved................................................................................ 371
RTC register address map............................................................ 372
IO Hardware Assist register address map (0) ..................................... 372
IO Hardware Assist register address map (1) ..................................... 372
IO register address map (0) ......................................................... 372
IO register address map (1) ......................................................... 372
[Module] Interrupt and FIFO Status register ............................................. 372
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...