
E X T E R N A L D M A
Control and Status registers
346
Hardware Reference NS9215
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
C o n t r o l a n d S t a t u s r e g i s t e r s
The external DMA configuration registers are located at base address 0xA080_0000.
All the configuration registers are accessed with zero wait states.
Register address
map
These are the external DMA control and status registers.
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
D M A B u f f e r D e s c r i p t o r P o i n t e r
Address: A080_0000, A080_0010
The DMA Buffer Descriptor Pointer register contains a 32-bit pointer to the first
buffer in a contiguous list of buffer descriptors.
The external DMA module has two of these registers. Each buffer descriptor is 16
bytes in length.
Output Enable Delay
WOEN
User-defined
For most applications, this field can be set to
0.
Write Enable Delay
WWEN
User-defined
For most applications, this field can be left in
the default state.
Write Delay
WTWR
User-defined
For most applications, this field can be left in
the default state.
Turn Delay
WTTN
User-defined
For most applications, this field can be left in
the default state.
Register name
Field
Value
Comment
Address
Description
Access
Reset value
0xA080_0000
DMA Channel 1 Buffer Descriptor Pointer
R/W
0x00000000
0xA080_0004
DMA Channel 1 Control register
R/W
0x00000000
0xA080_0008
DMA Channel 1 Status and Interrupt Enable
R/W
0x00000000
0xA080_000C
DMA Channel 1 Peripheral Chip Select
R/W
0x00000000
0xA080_0010
DMA Channel 2 Buffer Descriptor Pointer
R/W
0x00000000
0xA080_0014
DMA Channel 2 Control register
R/W
0x00000000
0xA080_0018
DMA Channel 2 Status and Interrupt Enable
R/W
0x00000000
0xA080_001C
DMA Channel 2 Peripheral Chip Select
R/W
0x00000000
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...