
. . . . .
A N A L O G - T O - D I G I T A L C O N V E R T E R ( A D C ) M O D U L E
ADC control and status registers
www.digiembedded.com
475
2
Set up the ADC DMA control registers and buffer descriptors (UART channel D).
3
Reset the ADC module by writing a 0 then a 1 to bit 8 in the Module Reset
register at address A090 0180.
4
Flush the ADC DMA FIFO by writing a 1 then a 0 to bit 17 in UART Channel D
Wrapper Configuration register at address 9002 9000.
5
Enable the ADC DMA channel by writing a 1 then a 0 to bit 31 in the UART D DMA
RX Control register at address 9002 8004. 6. Start the ADC by writing a 1 to bit
31 in the ADC Configuration register at address 9003 9000.
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
A D C c o n t r o l a n d s t a t u s r e g i s t e r s
The ADC configuration registers are located at offset 0x9003_9000.
Register address
map
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
A D C C o n f i g u r a t i o n r e g i s t e r
Address: 9003_9000
The ADC Configuration register is the primary Wrapper Configuration register.
Address
Description
Access
Reset value
9003_9000
ADC Configuration register
R/W
0x00000000
9003_9004
ADC Clock Configuration register
R/W
0x00000000
9003_9008
ADC Output 0 register
R/W
0x00000000
9003_900C
ADC Output 1 register
R/W
0x00000000
9003_9010
ADC Output 2 register
R/W
0x00000000
9003_9014
ADC Output 3 register
R/W
0x00000000
9003_9018
ADC Output 4 register
R/W
0x00000000
9003_901C
ADC Output 5 register
R/W
0x00000000
9003_9020
ADC Output 6 register
R/W
0x00000000
9003_9024
ADC Output 7 register
R/W
0x00000000
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...