
. . . . .
E T H E R N E T C O M M U N I C A T I O N M O D U L E
Station Address Filter register
www.digiembedded.com
301
Register bit
assignments for
all three registers
Note:
Octet #6 is the first byte of a frame received from the MAC. Octet #1 is the
last byte of the station address received from the MAC.
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
S t a t i o n A d d r e s s F i l t e r r e g i s t e r
Address: A060 0500
The Station Address Filter register contains several filter controls. The register is
located in the station address logic (see “Station address logic (SAL)” on page 264).
All filtering conditions are independent of each other. For example, the station
address logic can be programmed to accept all multicast frames, all broadcast
frames, and frames to the programmed destination address.
Reserved
OCTET5
13
12
11
10
9
8
7
6
5
4
3
2
1
0
15
14
31
29
28
27
26
25
24
23
22
21
20
19
18
17
16
30
OCTET6
Bits
Access
Mnemonic
Reset
Description
Station Address Register #1
D31:16
N/A
Reserved
N/A
N/A
D15:08
R/W
OCTET1
0
Station address octet #1 (stad[7:0])
D07:00
R/W
OCTET2
0
Station address octet #2 (stad[15:8])
Station Address Register #2
D31:16
N/A
Reserved
N/A
N/A
D15:08
R/W
OCTET3
0
Station address octet #3 (stad[23:16])
D07:00
R/W
OCTET4
0
Station address octet #4 (stad[31:24])
Station Address Register #3
D31:16
N/A
Reserved
N/A
N/A
D15:08
R/W
OCTET5
0
Station address octet #5 (stad[39:32])
D07:00
R/W
OCTET6
0
Station address octet #6 (stad[47:40])
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...