
S Y S T E M C O N T R O L M O D U L E
Power Management
188
Hardware Reference NS9215
Register bit
assignment
Bits
Access
Mnemonic
Reset
Description
D31
R/W
Slp en
0x0
Deprecated Chip sleep enable
This control bit is provided for backwards
compatibility with software written for the NS9750
and NS9360 processors, and should not be used by
new software.
System software writes a 1 to this bit to stop the
clock to the CPU. Note that software is responsible
for stopping the clocks to all other modules except
the wakeup module(s) before setting this bit. When
this bit is set, the clock to the CPU is stopped and the
CPU is held in reset.
New designs should not use this bit.
They should stop the clock by executing the
following coprocessor instruction:
MCR p15, 0<Rd>, c7, c0, 4
This instruction places the ARM9 CPU into
wait for
interrupt
mode. In
wait for interrupt
mode, the clock
is stopped to the CPU but reset is not asserted.
The CPU resumes and executes a CPU Wake
Interrupt when activity is detected by one of the
wakeup modules selected by the other bits in this
register. The PC will be restored to the address after
the coprocessor instruction that stopped the CPU’s
clock when the CPU Wake Interrupt ISR completes.
The processor can not wake up on a timer interrupt
because the system timers are stopped when the
processor enters wake for interrupt mode.
D30
R/W
HW clk scale
0x0
Hardware clock scale control
0
Disable hardware clock scale control
1
Enable hardware clock scale control
Used by hardware to increase the clock rate when
activity is found on one of the modules enabled as a
wakeup module.
Hardware automatically increases the system clock
frequencies to the value set by the max clock scale
control bit in the Clock Control register.
D29:22
N/A
Reserved
N/A
N/A
D21
R/W
MemSRFEn
0x0
SDRAM self refresh control
0
Memory self refresh control disabled
1
Memory self refresh control enabled
When enabled, the memory controller is
automatically placed in self refresh mode when the
CPU is in sleep mode and taken out of self refresh
upon wakeup.
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...