
S E R I A L C O N T R O L M O D U L E : U A R T
Interrupt Enable register
394
Hardware Reference NS9215
D19
R/W
OFLOW
0
Enable overflow error
Enables interrupt generation if the 4-character FIFO in the
UART overflows.
Note:
This should not happen in a properly configured
system.
D18
R/W
PARITY
0
Enable parity error
Enables interrupt generation when a character is received
with a parity error.
D17
R/W
FRAME
0
Enable frame error
Enables interrupt generation when a character is received
with a framing error.
D16
R/W
BREAK
0
Enable line break
Enables interrupt generation when a line break condition
occurs.
D15
R/W
BGAP
0
Enable buffer gap
Enables interrupt generation when a buffer gap timeout
event occurs.
D14
R/W
RXCLS
0
Software receive close
Enables interrupt generation when software forces a buffer
close.
D13
R/W
CGAP
0
Enable character gap
Enables interrupt generation when a character gap timeout
event occurs.
D12
R/W
MATCH4
0
Enable character match4
Enables interrupt generation when a receive character
match occurs against the Receive Match Register 4.
D11
R/W
MATCH3
0
Enable character match3
Enables interrupt generation when a receive character
match occurs against the Receive Match Register 3.
D10
R/W
MATCH2
0
Enable character match2
Enables interrupt generation when a receive character
match occurs against the Receive Match Register 2.
D09
R/W
MATCH1
0
Enable character match1
Enables interrupt generation when a receive character
match occurs against the Receive Match Register 1.
D08
R/W
MATCH0
0
Enable character match0
Enables interrupt generation when a receive character
match occurs against the Receive Match Register 0.
D07
R/W
DSR
0
Enable data set ready
Enables interrupt generation whenever a state change
occurs on input signal DSR.
Bits
Access
Mnemonic
Reset
Description
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...