
. . . . .
M E M O R Y C O N T R O L L E R
StaticMemory Configuration 0–3 registers
www.digiembedded.com
253
D07
R/W
PB
Byte lane state
0
For reads, all bits in
byte_lane[3:0]
are high.
For writes, the respective active bits in
byte_lane[3:0]
are low
(reset value for chip select 0, 2, and 3 on
reset_n
).
1
For reads, the respective active bits in
byte_lane[3:0]
are low.
For writes, the respective active bits in
byte_lane[3:0]
are low.
Note:
Setting this bit to 0 disables the write enable signal.
WE_n
will always be set to 1 (that is, you must use byte lane
select signals).
The byte lane state bit (PB) enables different types of memory to
be connected. For byte-wide static memories, the
byte_lane[3:0]
signal from the memory controller is usually connected to
WE_n
(write enable). In this case, for reads, all
byte_lane[3:0]
bits must be
high, which means that the byte lane state bit must be low.
16-bit wide static memory devices usually have the
byte_lane[3:0]
signals connected to the
nUB
and
nLB
(upper byte and lower byte)
signals in the static memory. In this case, a write to a particular byte
must assert the appropriate
nUB
or
nLB
signal low. For reads, all
nUB
and
nLB
signals must be asserted low so the bus is driven. In
this case, the byte lane state must be high.
D06
R/W
PC
Chip select polarity
0
Active low chip select
1
Active high chip select
D05:04
N/A
Reserved
N/A (do not modify)
D03
R/W
PM
Page mode
0
Disabled (reset on
reset_n
)
1
Async page mode enabled (page length four)
In page mode, the memory controller can burst up to four external
accesses. Devices with asynchronous page mode burst four or
higher are supported.
Asynchronous page mode burst two devices are not supported and
must be accessed normally.
Bits
Access
Mnemonic
Description
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...