
T I M I N G
Memory Timing
506
Hardware Reference NS9215
Notes:
1
Active level of SPI enable is inverted (that is, 1) if the CSPOL bit in Serial Channel Control Register B
is set to a 1. Note that in SPI slave mode, only a value of 0 (low enable) is valid; the SPI slave is fixed
to an active low chip select.
2
SPI data order is reversed (that is, LSB last and MSB first) if the BITORDR bit in Serial Channel
Control Register B is set to a 0.
3
T
BCLK
is period of AHB clock.
4
± 5% duty cycle skew.
5
± 10% duty cycle skew.
6
C
load
= 5pf for all outputs.
7
SPI data order can be reversed such that LSB is first. Use the BITORDR bit in Serial Channel
B/A/C/D Control Register A.
SP22
SPI enable low hold from last SPI CLK in
falling
15
ns
0,3
1
SP23
SPI enable low hold from last SPI CLK in
rising
15
ns
1,2
1
SP24
SPI CLK in high time
SP26*40%
SP26*60%
ns
0,1,2,
3
5
SP25
SPI CLK in low time
SP26*40%
SP26*60%
ns
0,1,2,
3
5
SP26
SPI CLK in period
T
BCLK
*8
ns
0,1,2,
3
Parm
Description
Min
Max
Unit
Mod
es
Not
es
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...