
12
Hardware Reference NS9215
Low-power SDRAM partial array refresh ...........................................204
Memory map...................................................................................205
Power-on reset memory map ........................................................205
Chip select 1 memory configuration ................................................205
Example: Boot from flash, SRAM mapped after boot ............................205
Example: Boot from flash, SDRAM remapped after boot ........................206
Static memory controller....................................................................207
Write protection .......................................................................208
Extended wait transfers ..............................................................208
Memory mapped peripherals.........................................................209
Static memory initialization ................................................................209
Access sequencing and memory width .............................................209
Wait state generation .................................................................209
Programmable enable.................................................................210
Static memory read control.................................................................210
Output enable programmable delay ................................................210
ROM, SRAM, and Flash ................................................................210
Static memory read: Timing and parameters ............................................211
External memory read transfer with zero wait states ...........................211
External memory read transfer with two wait states ............................211
External memory read transfer with two output enable delay states.........212
External memory read transfers with zero wait states ..........................212
Burst of zero wait states with fixed length........................................213
Burst of two wait states with fixed length ........................................213
Asynchronous page mode read .............................................................214
Asynchronous page mode read: Timing and parameters ...............................214
External memory page mode read transfer .......................................214
External memory 32-bit burst read from 8-bit memory .........................215
Static memory write control................................................................216
Write enable programming delay ...................................................216
SRAM .....................................................................................216
Static memory Write: Timing and parameters ...........................................216
External memory write transfer with zero wait states ..........................216
External memory write transfer with two wait states ...........................217
External memory write transfer with two write enable delay states .........217
Two external memory write transfers with zero wait states ...................218
Flash memory ..........................................................................218
Bus turnaround................................................................................219
Bus turnaround: Timing and parameters..................................................219
Read followed by write with no turnaround.......................................219
Write followed by a read with no turnaround.....................................220
Read followed by a write with two turnaround cycles...........................220
Byte lane control .............................................................................221
Address connectivity .........................................................................222
Memory banks constructed from 8-bit or non-byte-partitioned memory devices
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...