
. . . . .
www.digiembedded.com
13
222
Memory banks constructed from 16-or 32-bit memory devices................ 223
Dynamic memory controller................................................................ 225
Write protection ...................................................................... 225
Access sequencing and memory width............................................. 225
SDRAM Initialization ......................................................................... 225
Left-shift value table: 32-bit wide data bus SDRAM (RBC) ..................... 226
Left-shift value table: 32-bit wide data bus SDRAM (BRC) ..................... 227
Left-shift value table: 16-bit wide data bus SDRAM (RBC) ..................... 227
Left-shift value table: 16-bit wide data bus SDRAM (BRC) ..................... 228
SDRAM address and data bus interconnect .............................................. 228
32-bit wide configuration............................................................ 228
32-bit wide configuration............................................................ 229
Registers ...................................................................................... 230
Register map........................................................................... 230
Reset values ........................................................................... 232
Control register .............................................................................. 232
Status register................................................................................ 234
Configuration register....................................................................... 234
Dynamic Memory Control register......................................................... 235
Dynamic Memory Refresh Timer register................................................. 236
Register................................................................................. 237
Dynamic Memory Read Configuration register .......................................... 237
Dynamic Memory Precharge Command Period register ................................ 238
Dynamic Memory Active to Precharge Command Period register .................... 239
Dynamic Memory Self-refresh Exit Time register ....................................... 240
Dynamic Memory Last Data Out to Active Time register .............................. 240
Dynamic Memory Data-in to Active Command Time register ......................... 241
Dynamic Memory Write Recovery Time register ........................................ 242
Dynamic Memory Active to Active Command Period register......................... 243
Dynamic Memory Auto Refresh Period register ......................................... 243
Dynamic Memory Exit Self-refresh register .............................................. 244
Dynamic Memory Active Bank A to Active Bank B Time register ..................... 245
Dynamic Memory Load Mode register to Active Command Time register ........... 246
Static Memory Extended Wait register ................................................... 247
Example ................................................................................ 247
Dynamic Memory Configuration 0–3 registers ........................................... 247
Address mapping for the Dynamic Memory Configuration registers........... 249
Chip select and memory devices ................................................... 250
Dynamic Memory RAS and CAS Delay 0–3 registers ..................................... 250
StaticMemory Configuration 0–3 registers................................................ 251
StaticMemory Write Enable Delay 0–3 registers ......................................... 254
Static Memory Output Enable Delay 0–3 registers ...................................... 255
Static Memory Read Delay 0–3 registers.................................................. 256
StaticMemory Page Mode Read Delay 0–3 registers..................................... 256
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...