
. . . . .
W O R K I N G W I T H T H E C P U
R1: Control register
www.digiembedded.com
89
Control register
Bit functionality
1
31
19
16 15
12 11 10
9
8
7
3
0
2
18 17
14 13
6
S
B
Z
SBZ
S
B
O
S
B
O
L
4
R
R
V
I
SBZ
R
S
B
SBO
C
A
M
Bits
Name
Function
[31:19]
N/A
Reserved:
When read, returns an
UNPREDICTABLE
value.
When written,
SHOULD BE ZERO
, or a value read from bits
[31:19] on the same processor.
Use a read-modify-write sequence when modifying this
register to provide the greatest future compatibility.
[18]
N/A
Reserved, SBO. Read = 1, write =1.
[17]
N/A
Reserved, SBZ. read = 0, write = 0.
[16]
N/A
Reserved, SBO. Read = 1, write = 1.
[15]
L4
Determines whether the T is set when load instructions change
the PC.
0
Loads to PC set the T bit
1
Loads to PC do not set the T bit
[14]
RR bit
Replacement strategy for ICache and DCache
0
Random replacement
1
Round-robin replacement
[13]
V bit
Location of exception vectors
0
Normal exception vectors selected; address range=
0x0000
0000
to
0x0000 001C
1
High exception vectors selected; address range=
0xFFFF
0000
to
0xFFFF 001C
Set to the value of
VINITHI
on reset.
[12]
I bit
ICache enable/disable
0
ICache disabled
1
ICache enabled
[11:10]
N/A
SHOULD BE ZERO
[9]
R bit
ROM protection
Modifies the ROM protection system.
[8]
S bit
System protection
Modifies the MMU protection system. See
"MemoryManagement Unit (MMU)," beginning on page 105.
[7]
B bit
Endianness
0
Little endian operation
1
Big endian operation
Set to the value of
BIGENDINIT
on reset.
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...