
T I M I N G
Memory Timing
484
Hardware Reference NS9215
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
M e m o r y T i m i n g
All AC characteristics are measured with 35pF, unless otherwise noted.
Memory timing contains parameters and diagrams for both SDRAM and SRAM timing.
The table below describes the values shown in the SDRAM timing diagrams.
Notes:
1
All four data_mask signals are used for all transfers.
2
All four data_mask signals will go low during a read cycle, for both 16-bit and 32-bit transfers.
3
Only one of the clk_out signals is used.
4
Only one of the dy_cs_n signals is used.
Parm
Description
Min
Max
Unit
Notes
M1
data input setup time to rising
1.0
ns
M2
data input hold time to rising
0.0
ns
M4
clk_out high to address valid
9.5
ns
M11
address hold time
4.0
M5
clk_out high to data_mask
9.5
ns
1, 2
M6
clk_out high to dy_cs_n low
9.5
ns
3, 4
M7
clk_out high to ras_n low
9.5
ns
M8
clk_out high to cas_n low
9.5
ns
M9
clk_out high to we_n low
9.5
ns
M10
clk_out high to data out
9.5
ns
M12
data out hold time
4.0
M3
clk_out high to clk_en high
9.5
ns
M13
clk_en high to sdram access
2
2
clock
M14
end sdram access to clk_en low
2
2
clocks
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...