
. . . . .
E T H E R N E T C O M M U N I C A T I O N M O D U L E
Multicast Address Filter registers
www.digiembedded.com
327
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
M u l t i c a s t A d d r e s s F i l t e r r e g i s t e r s
Each of the eight entries in the multicast address filter logic has individual registers
to hold its 48-bit multicast address. The multicast address for each entry is split
between two registers. Each entry has a register that contains the lower 32 bits of
the multicast address and a separate register that contains the upper 16 bits of the
address. For an explanation of the synchronization scheme used for these registers,
see “Clock synchronization” on page 276.
Multicast Low
Address Filter
Register #0
Address: A060 0A40
Multicast Low
Address Filter
Register #1
Address: A060 0A44
Multicast Low
Address Filter
Register #2
Address: A060 0A48
Multicast Low
Address Filter
Register #3
Address: A060 0A4C
Multicast Low
Address Filter
Register #4
Address: A060 0A50
Multicast Low
Address Filter
Register #5
Address: A060 0A54
D01
W
RXFREEB
0
Pool B free bit
D00
W
RXFREEA
0
Pool A free bit
Bits
Access
Mnemonic
Reset
Description
D31:00
R/W
Default = 0x0000 0000
MFILTL0
D31:00
R/W
Default = 0x0000 0000
MFILTL1
D31:00
R/W
Default = 0x0000 0000
MFILTL2
D31:00
R/W
Default = 0x0000 0000
MFILTL4
D31:00
R/W
Default = 0x0000 0000
MFILTL4
D31:0
R/W
Default = 0x0000 0000
MFILTL5
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...