
. . . . .
I / O C O N T R O L M O D U L E
GPIO Configuration registers
www.digiembedded.com
55
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
G P I O C o n f i g u r a t i o n r e g i s t e r s
GPIO Configuration registers #0 through #26 contain the configuration information
for each of the 108 GPIO pins. Each GPIO pin can have up to four functions.
Configure each pin for the function and direction needed, using the configuration
options shown below.
GPIO
configuration
options
Each GPIO configuration section is set up the same way. This table shows the settings
using bits D07:00; the same settings apply to the corresponding bits in D15:08,
D23:D16, and D31:24.
A090_208C
Memory Bus Configuration register
R/W
007D6344
1
The reset values for all the status bits are undefined because they depend on the state of the GPIO
pins to NS9215.
Address
Description
Access
Reset value
Bit(s)
Mnemonic
Description
D07:06
Reserved
N/A
D05:03
FUNC
Use these bits to select the function you want to use. For a definition of each
function, see “General purpose I/O (GPIO)” on page 31.
000
Function #0
001
Function #1
010
Function #2
011
Function #3
100
Function #4 (applicable only for GPIO 0–15)
D02
DIR
Controls the pin direction when the FUNC field is configured for GPIO
mode, function #3.
0
Input
1
Output
All GPIO pins reset to the input state.
Note:
The pin direction is controlled by the selected function in modes
#0 through #2.
D01
INV
Controls the inversion function of the GPIO pin.
0
Disables the inversion function
1
Enables the inversion function
This bit applies to all functional modes.
D00
PUDIS
Controls the GPIO pin pullup resistor operation.
0
Enables the pullup
1
Disables the pullup
Note:
The pullup cannot be disabled on GPIO[9], GPIO[12], and on
GPIO_A[0] and GPIO_A[1].
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...