
I 2 C M A S T E R / S L A V E I N T E R F A C E
I2C registers
450
Hardware Reference NS9215
bus owner, the transaction goes through. If the module loses bus arbitration, an
M_ARBIT_LOST
interrupt is generated to the host processor and the command must
be reissued.
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
I
2
C r e g i s t e r s
All registers have 8-bit definitions, but must be accessed in pairs. For example,
TX_DATA_REG
and
CMD_REG
are written simultaneously and
RX_DATA_REG
and
STATUS_REG
are read simultaneously.
Register address
map
This table shows the register addresses. All configuration registers must be accessed
as 32-bit words and as single accesses only. Bursting is not allowed.
After a reset, all registers are set to the initial value. If an unspecified register or
bit is read, a zero is returned.
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
C o m m a n d T r a n s m i t D a t a r e g i s t e r
Address: 9005 0000
The Command Transmit Data (
CMD_TX_DATA_REG
) register is the primary interface
register for transmission of data between the I/O hub and I
2
C bus. This register is
write only.
Register
Register
Description
9005 0000
Command Transmit Data register (
CMD_TX_DATA_REG
)
Status Receive Data register (
STATUS_RX_DATA_REG
)
9005 0004
Master Address register
9005 0008
Slave Address register
9005 000C
Configuration register
TXVAL
CMD
TXDATA
13
12
11
10
9
8
7
6
5
4
3
2
1
0
15
14
PIPE
DLEN
31
29
28
27
26
25
24
23
22
21
20
19
18
17
16
30
Reserved
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...