
W O R K I N G W I T H T H E C P U
R11 and R12 registers
102
Hardware Reference NS9215
Programming
instructions
Use these instructions to program the TLB Lockdown register:
The victim automatically increments after any table walk that results in an entry
being written into the lockdown part of the TLB.
Note:
It is not possible for a lockdown entry to map entirely either small or large
pages, unless all subpage access permissions are the same. Entries can still be
written into the lockdown region, but the address range that is mapped
covers only the subpage corresponding to the address that was used to
perform the page table walk.
Sample code
sequence
This example shows the code sequence that locks down an entry to the current
victim.
ADR r1,LockAddr
;
set R1 to the value of the address to be locked down
MCR p15,0,r1,c8,c7,1
;
invalidate TLB single entry to ensure that
LockAddr is not already in the TLB
MRC p15,0,r0,c10,c0,0
;
read the lockdown register
ORR r0,r0,#1
;
set the preserve bit
MCR p15,0,r0,c10,c0,0
;
write to the lockdown register
LDR r1,[r1]
;
TLB will miss, and entry will be loaded
MRC p15,0,r0,c10,c0,0
;
read the lockdown register (victim will have
;
incremented
BIC r0,r0,#1
;
clear preserve bit
MCR p15,0,r0,c10,c0,0
; write to the lockdown register
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
R 1 1 a n d R 1 2 r e g i s t e r s
Accessing (reading or writing) these registers causes
UNPREDICTABLE
behavior.
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
R 1 3 : P r o c e s s I D r e g i s t e r
The Process ID register accesses the process identifier registers. The register
accessed depends on the value on the
opcode_2
field:
Function
Instruction
Read data TLB lockdown victim
MRC p15, 0, Rd, c10, c0, 0
Write data TLB lockdown victim
MCR p15, 0, Rd, c10, c0, 0
opcode_2=0
Selects the
Fast Context Switch Extension
(FCSE)
Process Identifier
(PID)
register.
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...