
S E R I A L C O N T R O L M O D U L E : U A R T
Interrupt Status register
396
Hardware Reference NS9215
Register
Register bit
assignment
13
12
11
10
9
8
7
6
5
4
3
2
1
0
15
14
31
29
28
27
26
25
24
23
22
21
20
19
18
17
16
30
MATCH
0
CGAP
BGAP
CTS
TBC
TX_
IDLE
PARITY
FRA
ME
Not used
BREA
K
MATCH
4
RI
Reser
ved FORCE OFLOW
RXCLS
MATCH
3
MATCH
2
MATCH
1
DSR
DCD
RBC
RX_
IDLE
Bits
Access
Mnemonic
Reset
Description
D31:22
R/W
Not used
0
Write this field to 0.
D21
R/W1TC
Reserved
0
UART interrupt
Indicates that the UART has generated an interrupt.
D20
R/W1TC
FORCE
0
Force complete
Indicates that a force character transmission operation has
completed.
D19
R/W1TC
OFLOW
0
Enable overflow error
Indicates that an overflow occurred in the UART’s 4-
character FIFO.
Note:
This should not happen in a properly configured
system.
D18
R/W1TC
PARITY
0
Parity error
Indicates that at least one character has been received with
a parity error.
D17
R/W1TC
FRAME
0
Frame error
Indicates that at least one character has been received with
a framing error.
D16
R/W1TC
BREAK
0
Line break
Indicates that a line break condition has occurred.
D15
R/W1TC
BGAP
0
Buffer gap
Indicates that a buffer gap timeout event has occurred.
D14
R/W1TC
RXCLS
0
Software receive close
Indicates a software-initiated buffer close has completed.
D13
R/W1TC
CGAP
0
Character gap
Indicates that a character gap timeout event has occurred.
D12
R/W1TC
MATCH4
0
Character match4
Indicates that a receive character match has occurred
against the Receive Match Register 4.
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...