
. . . . .
S E R I A L C O N T R O L M O D U L E : H D L C
Wrapper Configuration register
www.digiembedded.com
423
Register
Register bit
assignment
13
12
11
10
9
8
7
6
5
4
3
2
1
0
15
14
31
29
28
27
26
25
24
23
22
21
20
19
18
17
16
30
Reserved
Reserved
Reserved
LL
RL
CRC
RX
CLOSE
RXBYTES
Reserv
ed
RXEN TXEN MODE
RX
FLUSH
TX
FLUSH
Bits
Access
Mnemonic
Reset
Description
D31
N/A
Reserved
N/A
N/A
D30
R/W
RXEN
0
0
Disable wrapper function
1
Enable wrapper to process receive characters
D29
R/W
TXEN
0
0
Disable wrapper transmitter function
1
Enable wrapper to process transmit characters
D28
R/W
MODE
0
Applies only to UART channel C.
0
UART mode
1
HDLC mode
D27:18
N/A
Reserved
N/A
N/A
D17
R/W
RXFLUSH
0
Resets the contents of the 64-byte RXFIFO.
Write a 1, then a 0 to reset the FIFO.
D16
R/W
TXFLUSH
0
Resets the contents of the 64-byte TX FIFO.
Write a 1, then a 0 to reset the FIFO.
D15:14
R
RXBYTES
00
Indicates how many bytes are pending in the wrapper.
The wrapper writes to the RX FIFO only when 4 bytes are
received or a buffer close event occurs, such as end of
frame.
D13
R/W
RXCLOSE
0
Allows software to close a receive buffer. Hardware
clears this bit when the buffer has been closed.
0
Idle or buffer already closed
1
Software initiated buffer close
D12
R/W
CRC
0
Controls whether the HDLC transmitter hardware sends
CRC bytes before the closing flag.
0
Send CRC bytes before the closing flag
1
Do not send CRC bytes before the closing flag;
handled by software
D11:06
N/A
Reserved
0
N/A
D05
R/W
RL
0
Remote loopback
Provides an internal remote loopback feature. When the
RL field is set to 1, the receive HDLC data signal is
connected to the transmit HDLC data signal.
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...