
. . . . .
E T H E R N E T C O M M U N I C A T I O N M O D U L E
Statistics registers
www.digiembedded.com
307
Receive jabber
counter (A060
06D8)
Incremented for frames received that exceed 1518 bytes (non-VLAN) or 1522 bytes
(VLAN) and contain an invalid FCS, including alignment errors. This counter does not
increment when a packet is truncated to 1518 (non-VLAN) or 1522 (VLAN) bytes by
MAXF.
Transmit statistics
counters address
map
Transmit byte
counter (A060
06E0)
Incremented by the number of bytes that were put on the wire, including fragments
of frames that were involved with collisions. This count does not include
preamble/SFD or jam bytes.
D31:12
R
Reset = Read as 0
Reserved
D11:00
R/W
Reset = 0x000
RJBR
Address
Register
Transmit counters
R/W
A060_06E0
TBYT
Transmit byte counter
R/W
A060_06E4
TPKT
Transmit packet counter
R/W
A060_06E8
TMCA
Transmit multicast packet counter
R/W
A060_06EC
TBCA
Transmit broadcast packet counter
R/W
A060_06F0
Reserved
N/A
N/A
A060_06F4
TDFR
Transmit deferral packet counter
R/W
A060_06F8
TEDF
Transmit excessive deferral packet counter
R/W
A060_06FC
TSCL
Transmit single collision packet counter
R/W
A060_0700
TMCL
Transmit multiple collision packet counter
R/W
A060_0704
TLCL
Transmit late collision packet counter
R/W
A060_0708
TXCL
Transmit excessive collision packet counter
R/W
A060_070C
TNCL
Transmit total collision counter
R/W
A060_0710
Reserved
N/A
N/A
A060_0714
Reserved
N/A
N/A
A060_0718
TJBR
Transmit jabber frame counter
R/W
A060_071C
TFCS
Transmit FCS error counter
R/W
A060_0720
Reserved
N/A
N/A
A060_0724
TOVR
Transmit oversize frame counter
R/W
A060_0728
TUND
Transmit undersize frame counter
R/W
A060_072C
TFRG
Transmit fragments frame counter
R/W
D31:24
R
Reset = Read as 0
Reserved
D23:00
R/W
Reset = 0x000000
TBYT
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...