
. . . . .
E T H E R N E T C O M M U N I C A T I O N M O D U L E
Multicast Address Filter Enable register
www.digiembedded.com
331
Multicast High
Address Mask
Register #5
Address: A060 0AB4
Multicast High
Address Mask
Register #6
Address: A060 0AB8
Multicast High
Address Mask
Register #7
Address: A060 0ABC
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
M u l t i c a s t A d d r e s s F i l t e r E n a b l e r e g i s t e r
Address: A060 0AC0
The Multicast Address Filter Enable register individually enables each of the eight
entries in the multicast address filter logic. For an explanation of the
synchronization scheme used for this register, see “Clock synchronization” on
page 276.
Register
D15:00
R/W
Default = 0x0000 0000
MFMSKH4
D31:16
R
Default = 0x0000 0000
Reserved (read as 0)
D15:00
R/W
Default = 0x0000 0000
MFMSKH5
D31:16
R
Default = 0x0000 0000
Reserved (read as 0)
D15:00
R/W
Default = 0x0000 0000
MFMSKH6
D31:16
R
Default = 0x0000 0000
Reserved (read as 0)
D15:00
R/W
Default = 0x0000 0000
MFMSKH7
13
12
11
10
9
8
7
6
5
4
3
2
1
0
15
14
31
29
28
27
26
25
24
23
22
21
20
19
18
17
16
30
Reserved
Reserved
MFILT
EN7
MFILT
EN6
MFILT
EN5
MFILT
EN4
MFILT
EN3
MFILT
EN2
MFILT
EN1
MFILT
EN0
Содержание NS9215
Страница 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Страница 3: ......
Страница 4: ......
Страница 26: ...26 Hardware Reference NS9215...
Страница 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Страница 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Страница 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Страница 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Страница 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Страница 260: ...M E MO R Y C O N T ROL L E R StaticMemory Turn Round Delay 0 3 registers 260 Hardware Reference NS9215...
Страница 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Страница 362: ...A E S D AT A E N C R Y P T I O N D E C R Y P T I O N M O D U L E CCM mode 362 Hardware Reference NS9215...
Страница 384: ...I O HU B M OD UL E Module Direct Mode TX Data Last FIFO 384 Hardware Reference NS9215 31 March 2008...
Страница 414: ...S E R I A L C ON T RO L M O D U L E U ART UART Modem Status register 414 Hardware Reference NS9215...
Страница 446: ...S E R I A L C ON T RO L M O D U L E S PI SPI timing characteristics 446 Hardware Reference NS9215...
Страница 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Страница 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Страница 514: ...PA CKA GING Processor Dimensions 514 Hardware Reference NS9215 P r o c e s s o r D i m e n s i o n s...
Страница 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Страница 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...